**General Description**

The MAX3664 low-power transimpedance preamplifier for 622Mbps SDH/SONET applications consumes only 85mW. Operating from a single +3.3V supply, it converts a small photodiode current to a measurable differential voltage. A DC cancellation circuit provides a true differential output swing over a wide range of input current levels, thus reducing pulse-width distortion. The differential outputs are back-terminated with 60Ω per side.

The transimpedance gain is nominally 6kΩ. For input signal levels beyond approximately 100µA-p-p, the amplifier will limit the output swing to 900mV. The MAX3664’s low 55nA input noise provides a typical sensitivity of -33.2dBm in 1300nm, 622Mbps receivers.

The MAX3664 is designed to be used in conjunction with the MAX3675 clock recovery and data retiming IC with limiting amplifier. Together, they form a complete 3.3V, 622Mbps SDH/SONET receiver.

In die form, the MAX3664 is designed to fit on a header with a PIN diode. It includes a filter connection, which provides positive bias for the photodiode through a 1kΩ resistor to VCC. The device is also available in 8-pin SO and µMAX packages.

**Features**

- Single +3.3V Supply Operation
- 55nARMS Input-Referred Noise
- 6kΩ Gain
- 85mW Power
- 300µA Peak Input Current
- 200ps Max Pulse-Width Distortion
- Differential Output Drives 100Ω Load
- 590MHz Bandwidth

**Applications**

SDH/SONET Receivers
PIN/Preamplifier Receivers
Regenerators for SDH/SONET

**Ordering Information**

<table>
<thead>
<tr>
<th>PART</th>
<th>TEMP. RANGE</th>
<th>PIN-PACKAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAX3664E/D</td>
<td>-40°C to +85°C</td>
<td>Dice</td>
</tr>
<tr>
<td>MAX3664ESA</td>
<td>-40°C to +85°C</td>
<td>8 SO</td>
</tr>
<tr>
<td>MAX3664EUA*</td>
<td>-40°C to +85°C</td>
<td>8 µMAX</td>
</tr>
</tbody>
</table>

* Contact factory for package availability.

**Typical Application Circuit**
**622Mbps, Ultra-Low-Power, 3.3V Transimpedance Preamplifier for SDH/SONET**

### Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vcc</td>
<td></td>
<td>-0.5V to +5.5V</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Continuous Current</td>
<td></td>
<td>IN, INREF1, INREF2, COMP, FILT</td>
<td>5mA</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Continuous Power Dissipation (TA = +85°C)</td>
<td></td>
<td>SO (derate 5.88mW/°C above +85°C)</td>
<td>383mW</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>µMAX (derate 4.1mW/°C above +85°C)</td>
<td>268mW</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Continuous Current</td>
<td></td>
<td>OUT+, OUT-</td>
<td>25mA</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Operating Junction Temperature (die)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Processing Temperature (die)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lead Temperature (soldering, 10sec)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### DC Electrical Characteristics

(VCC = +3.3V ±0.3V, COMP = GND, 100Ω load between OUT+ and OUT-, TA = -40°C to +85°C. Typical values are at TA = +25°C, unless otherwise noted.) (Notes 1, 2)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Bias Voltage</td>
<td>VIN</td>
<td>IIN = 0 to 300µA</td>
<td>0.8</td>
<td>0.95</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Gain Nonlinearity</td>
<td>ICC</td>
<td>IIN = 0 to 20µA</td>
<td></td>
<td>±5</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>Supply Current</td>
<td></td>
<td></td>
<td>12</td>
<td>25</td>
<td>35</td>
<td>mA</td>
</tr>
<tr>
<td>Small-Signal Transimpedance</td>
<td>z21</td>
<td>Differential output</td>
<td>4.5</td>
<td>6</td>
<td>7.5</td>
<td>kΩ</td>
</tr>
<tr>
<td>Output Common-Mode Level</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power-Supply Rejection Ratio</td>
<td>PSRR</td>
<td>f &lt; 1MHz, referred to output</td>
<td>20</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Differential Output Offset</td>
<td>∆VOUT</td>
<td>IIN = 200µA, CCOMP = 400pF</td>
<td>±7</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Output Impedance (per side)</td>
<td>ZOUT</td>
<td></td>
<td>40</td>
<td>60</td>
<td>75</td>
<td>Ω</td>
</tr>
<tr>
<td>Maximum Output Voltage</td>
<td>VOUT(max)</td>
<td>IIN = 300µA</td>
<td>950</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Filter Resistor (die only)</td>
<td>Rfilt</td>
<td></td>
<td>800</td>
<td>1000</td>
<td>1200</td>
<td>Ω</td>
</tr>
</tbody>
</table>

Note 1: Dice are tested at TJ = +27°C.
Note 2: µMAX package tested at TA = +25°C to +85°C.

### AC Electrical Characteristics

(VCC = +3.3V ±0.3V, CCOMP = 400pF, CIN = 1.1pF, outputs terminated into 50Ω, 8-pin SO package in MAX3664 EV board, TA = +25°C, unless otherwise noted.) (Notes 3, 4)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Small-Signal Bandwidth</td>
<td>BW3dB</td>
<td>Relative to gain at 10MHz</td>
<td>590</td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Low-Frequency Cutoff</td>
<td></td>
<td></td>
<td>150</td>
<td></td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>Pulse-Width Distortion (Note 5)</td>
<td>PWD</td>
<td></td>
<td>6</td>
<td>100</td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td></td>
<td>2µA to 100µA peak input current, 50% duty cycle, 1–0 pattern</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>100µA to 300µA peak input current, 50% duty cycle, 1–0 pattern</td>
<td>80</td>
<td>200</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RMS Noise Referred to Input</td>
<td>in</td>
<td></td>
<td>55</td>
<td></td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td></td>
<td>CIN = 0.3pF (Note 6), IIN = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>CIN = 1.1pF (Note 6), IIN = 0</td>
<td>73</td>
<td>86</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 3: AC Characteristics are guaranteed by design.
Note 4: CIN is the total capacitance at IN.
Note 5: PWD = \( \frac{2 \times \text{Pulse width} - \text{Period}}{2} \)
Note 6: DC to 470MHz, measured with 3-pole Bessel filter at output.
622Mbps, Ultra-Low-Power, 3.3V Transimpedance Preamplifier for SDH/SONET

Typical Operating Characteristics

(VCC = +3.3V, CCOMP = 400pF, TA = +25°C, unless otherwise noted.)
622Mbps, Ultra-Low-Power, 3.3V Transimpedance Preamplifier for SDH/SONET

**Typical Operating Characteristics (continued)**

(VCC = +3.3V, CCOMP = 400pF, TA = +25° C, unless otherwise noted.)

![Output Amplitude vs. Temperature](image1)

<table>
<thead>
<tr>
<th>AMBIENT TEMPERATURE (°C)</th>
<th>OUTPUT AMPLITUDE (mV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>-40</td>
<td>200</td>
</tr>
<tr>
<td>-20</td>
<td>300</td>
</tr>
<tr>
<td>0</td>
<td>400</td>
</tr>
<tr>
<td>20</td>
<td>500</td>
</tr>
<tr>
<td>40</td>
<td>600</td>
</tr>
<tr>
<td>60</td>
<td>700</td>
</tr>
<tr>
<td>80</td>
<td>800</td>
</tr>
<tr>
<td>100</td>
<td></td>
</tr>
</tbody>
</table>

![Eye Diagram](image2)

**Pin Description**

<table>
<thead>
<tr>
<th>PIN</th>
<th>NAME</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VCC</td>
<td>+3.3V Supply Voltage</td>
</tr>
<tr>
<td>2</td>
<td>IN</td>
<td>Signal Input</td>
</tr>
<tr>
<td>3, 4</td>
<td>INREF1, INREF2</td>
<td>Input References 1 and 2. Connect to photodetector AC ground.</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>6</td>
<td>OUT+</td>
<td>Noninverting Voltage Output. Current flowing into IN causes VOUT+ to increase.</td>
</tr>
<tr>
<td>7</td>
<td>OUT-</td>
<td>Inverting Voltage Output. Current flowing into IN causes VOUT- to decrease.</td>
</tr>
<tr>
<td>8</td>
<td>COMP</td>
<td>External Compensation Capacitor for DC cancellation loop. Connect 400pF or more from COMP to GND for normal operation. Connect COMP directly to GND to disable the DC cancellation loop.</td>
</tr>
<tr>
<td>—</td>
<td>FILT*</td>
<td>Filter Connection. Provides positive bias for photodiode through a 1kΩ resistor to VCC. See Step 3: Designing Filters. (This pad is accessible on the die only.)</td>
</tr>
</tbody>
</table>

* MAX3664E/D (die) only.

![Functional Diagram](image3)

Figure 1. Functional Diagram
Detailed Description

The MAX3664 is a transimpedance amplifier designed for 622Mbps SDH/SONET applications. It comprises a transimpedance amplifier, a paraphase amplifier with emitter-follower outputs, and a DC cancellation loop. Figure 1 is a functional diagram of the MAX3664.

Transimpedance Amplifier

The signal current at IN flows into the summing node of a high-gain amplifier. Shunt feedback through RF converts this current to a voltage with a gain of 6kΩ. Diode D1 clamps the output voltage for large input currents. INREF1 is a direct connection to the emitter of the input transistor, and must be connected directly to the photodetector AC ground return for best performance.

Paraphase Amplifier

The paraphase amplifier converts single-ended inputs to differential outputs, and introduces a voltage gain of 2. This signal drives a pair of internally biased emitter followers, Q2 and Q3, which form the output stage. Resistors R1 and R2 provide back-termination at the output, absorbing reflections between the MAX3664 and its load. The output emitter followers are designed to drive a 100Ω differential load between OUT+ and OUT-. They can also drive higher output impedances, resulting in increased gain and output voltage swing.

DC Cancellation Loop

The DC cancellation loop removes the DC component of the input signal by using low-frequency feedback. This feature centers the signal within the MAX3664’s dynamic range, reducing pulse-width distortion on large input signals.

The output of the paraphase amplifier is sensed through resistors R3 and R4 and then filtered, amplified, and fed back to the base of transistor Q4. The transistor draws the DC component of the input signal away from the transimpedance amplifier’s summing node.

The COMP pin sets the DC cancellation loop’s response. Connect 400pF or more between COMP and GND for normal operation. Connect the pin directly to GND to disable the loop. The DC cancellation loop can sink up to 300µA of current at the input. When operated with CCOMP = 400pF, the loop takes approximately 20µs to stabilize.

The MAX3664 minimizes pulse-width distortion for data sequences that exhibit a 50% duty cycle. A duty cycle other than 50% causes the device to generate pulse-width distortion.

DC cancellation current is drawn from the input and adds noise. For low-level signals with little or no DC component, this is not a problem. Preamplifier noise will increase for signals with significant DC component.

Applications Information

The MAX3664 is a low-noise, wide-bandwidth transimpedance amplifier that is ideal for 622Mbps SDH/SONET receivers. Its features allow easy design into a fiber optic module, in four simple steps.

Step 1: Selecting a Preamplifier for a 622Mbps Receiver

Fiber optic systems place requirements on the bandwidth, gain, and noise of the transimpedance preamplifier. The MAX3664 optimizes these characteristics for SDH/SONET receiver applications that operate at 622Mbps.

In general, the bandwidth of a fiber optic preamplifier should be 0.6 to 1 times the data rate. Therefore, in a 622Mbps system, the bandwidth should be between 375MHz and 622MHz. Lower bandwidth causes pattern-dependent jitter and a lower signal-to-noise ratio, while higher bandwidth increases thermal noise. The MAX3664 typical bandwidth is 590MHz, making it ideal for 622Mbps applications.

The preamplifier’s transimpedance must be high enough to ensure that expected input signals generate output levels exceeding the sensitivity of the limiting amplifier (quantizer) in the following stage. The MAX3675 clock recovery and limiting amplifier IC has an input sensitivity of 3.6mVp-p, which means that 3.6mVp-p is the minimum signal amplitude required to produce a fully limited output. Therefore, when used with the MAX3664, which has a 6kΩ transimpedance, the minimum detectable photodetector current is 600nA.

It is common to relate peak-to-peak input signals to average optical power. The relationship between optical input power and output current for a photodetector is called the responsivity (ρ), with units Amperes/Watt (A/W). The photodetector peak-to-peak current is related to the peak-to-peak optical power as follows:

\[ Ip-p = (Pp-p)(\rho) \]

Based on the assumption that SDH/SONET signals maintain a 50% duty cycle, the following equations relate peak-to-peak optical power to average optical power and extinction ratio (Figure 2):

\[ \text{Average Optical Power} = PAVE = (P0 + P1) / 2 \]
\[ \text{Extinction Ratio} = r_e = P1 / P0 \]
\[ \text{Peak-to-Peak Signal Amplitude} = Pp-p = P1 - P0 \]

Therefore,

\[ PAVE = Pp-p (1 / 2)[(r_e + 1) / (r_e - 1)] \]
In a system where the photodiode responsivity is 0.9A/W and the extinction ratio is 10, the MAX3664/ MAX3675 receiver with 670nA gain sensitivity will deliver a fully limited output for signals of average optical power larger than:

\[(600\text{nA} / 0.9\text{A/W})(1 / 2)(11 / 9) = 407\text{nW} \Rightarrow -33.9\text{dBm}\]

Sensitivity is a key specification of the receiver module. The ITU/Bellcore specifications for SDH/SONET receivers require a link sensitivity of -27dBm with a bit error rate (BER) of 1E - 10. There is an additional 1dB power penalty to accommodate various system losses; therefore, the sensitivity of a 622Mbps receiver must be better than -26dBm.

Although several parameters affect sensitivity (such as the quantizer sensitivity and preamplifier gain, as previously discussed), most fiber optic receivers are designed so that noise is the dominant factor. Noise from the high-gain transimpedance amplifier, in particular, determines the sensitivity. The noise generated by the MAX3664 can be modeled with a Gaussian distribution. In this case, a BER of 1E - 10 corresponds to a peak-to-peak signal amplitude to RMS noise ratio (SNR) of 12.7. The MAX3664's typical input-referred noise, \(i_n\), (bandwidth-limited to 470MHz) is 55nARMS. Therefore, the minimum input for a BER of 1E - 10 is \((12.7 \times 55nA) = 700\text{Ap-p}\).

Rearranging the previous equations in these terms results in the following relation:

\[
\text{Optical Sensitivity (dBm)} = -10\log\left(\frac{i_n}{\rho}\right)(\text{SNR})(1/2)(r_e + 1) / (r_e - 1)(1000)
\]

At room temperature, with \(r_e = 10\), \(\text{SNR} = 12.7\), \(i_n = 55nA\), and \(\rho = 0.9\text{A/W}\), the MAX3664 sensitivity is -33.2dBm. At +85°C, noise increases to 62nA and sensitivity decreases to -32.7dBm. The MAX3664 provides 4.7dB margin over the SDH/SONET specifications, even at +85°C.

The largest allowable input to an optical receiver is called the input overload. The MAX3664's largest input current (\(I_{\text{max}}\)) is 300µAp-p, with 200ps of pulse-width distortion. The pulse-width distortion and input current are closely related (see Typical Operating Characteristics). If the clock recovery circuit can accept more pulse-width distortion, a higher input current might be acceptable. For worst-case responsivity and extinction ratio, \(\rho = 1\text{A/W}\) and \(r_e = \infty\), the input overload is:

\[
\text{Overload (dBm)} = -10\log \left(\frac{I_{\text{max}}}{1}(1 / 2)(1000)\right)
\]

For \(I_{\text{max}} = 300\mu\text{A}\), the MAX3664 overload is -8.2dBm.

**Step 2: Selecting Time Constants**

A receiver built with the MAX3664 will have a bandpass frequency response. The low-frequency cutoff causes unwanted data-dependent jitter and sensitivity loss. Because SDH/SONET data streams contain scrambled data, certain data sequences may generate continuous successions of 1s or 0s. The low-frequency cutoff forces the output of such sequences to zero, ultimately causing a sensitivity reduction. The SDH specifications state that a receiver must be able to handle up to 72 consecutive bits of the same value within the data. Therefore, choose the low-frequency cutoff to ensure an acceptable amount of data-dependent jitter and sensitivity loss.

Determine the reduction in signal-to-noise ratio due to a transitionless sequence of duration \(t\) as follows:

\[
\text{SNR}_{\text{loss}} = 1 - e^{-t / \tau} = 1 - e^{-2\pi f_c t}
\]

where \(\tau\) is the time constant of the offset correction, \(f_c\) is the low-frequency cutoff, and \(t\) is the time for 72 bits (116ns for a 622Mbps data rate).

Suppose that the receiver should not have more than 0.25dB (6%) of sensitivity loss due to a 72-bit transitionless sequence. This means that:

\[
(1 - e^{-2\pi f_c}(116\text{ns})) < 0.06
\]

\[
f_c = (\ln 0.94) / (2\pi(116\text{ns})) = 85\text{kHz} \text{ (max)}
\]

The loss of sensitivity is a concern only when the SNR is small (close to 12.7), which occurs with input currents less than 3µAp-p.
The cutoff frequency also affects the data-dependent jitter (DDJ). DDJ due to low-frequency cutoff can be approximated as droop / slope, where the slope in V/sec is measured at the 50% crossing of an eye diagram, and droop is the loss-of-signal to noise calculated above as 1 - e-(2πfc). The slope at the 50% crossing is typically two times the 10% to 90% slope, which is approximately 0.35 / bandwidth. For a 622Mbps receiver with a 470MHz bandwidth, the 10% to 90% rise time is approximately 750ps. The slope through the 50% crossing will be approximately:

\[
\text{Amplitude} \times (2)(0.8) / 750\text{ps} = \\
1.6 \text{ Amplitude} / 750\text{ps} = 2E9 \text{ Amplitude V/sec}
\]

\[
\text{DDJ} = 2 \left[ \text{Amplitude} \left( 1 - e^{-2\pi fc} \right) \right] / \\
\left[ 2.0E9 \text{ Amplitude} \right] = \left( 1 - e^{-2\pi fc} \right) / (1E9)
\]

OR

\[
f_c = -\ln\left[ 1 - (1.0E9)(\text{DDJ}) \right] / [2\pi t]
\]

If the maximum allowable DDJ is 100ps, and t = 112ns for a 72-bit sequence, then the maximum low-frequency cutoff is 150kHz.

Several circuits in the receiver can determine the low-frequency cutoff. In a receiver using the MAX3664 and MAX3675, there are three locations for concern:

1) The MAX3664’s DC cancellation circuit.
2) The coupling capacitors between the MAX3664 outputs and MAX3675 inputs.
3) The MAX3675’s offset correction circuit.

The highest cutoff frequency in the system determines the amount of data-dependent jitter created. The time constants of the MAX3675’s offset correction and of the coupling capacitors should be separated by a factor of ten (one decade) to prevent low-frequency oscillations.

For example, select the offset correction of the MAX3664 to set the receiver cutoff frequency. Note that the MAX3664’s low-frequency cutoff increases with average input current. Since DDJ increases with fc, it follows that DDJ increases as average input increases. When the input signal is large enough to limit the outputs, however, DDJ does not increase. Therefore, the maximum DDJ results from the lowest input that causes the MAX3664 to have limited outputs (see Typical Operating Characteristics), which is about 150μA-p. When selecting a capacitor for the COMP pin that achieves your desired DDJ, use the data from Typical Operating Characteristics at IINPUT = 150μA.

In summary, use the following method to select the low-frequency cutoff that will provide the sensitivity and DDJ required for SDH/SONET receivers:

1) Determine the longest time without transitions.
2) Determine the acceptable loss of SNR ratio, and the acceptable DDJ due to the transitionless time.
3) Estimate the low-frequency cutoff required for either the worst-case SNR loss or for DDJ.
4) Select the location in the receiver to determine the highest cutoff frequency. Normally, the MAX3664 would determine the dominant low-frequency cutoff. Then select all other low-frequency cutoffs one decade lower.
5) Select a capacitor for the COMP pin from the Typical Operating Characteristics graphs. 400pF is adequate for most 622Mbps SDH/SONET applications.
Step 3: Designing Filters
The MAX3664’s noise performance is a strong function of the circuit’s bandwidth, which changes over temperature and varies from lot to lot. The receiver sensitivity can be improved by adding filters to limit this bandwidth. Filter designs can range from a one-pole filter using a single capacitor, to more complex filters using inductors. Figure 3 illustrates two examples: the simple filter provides moderate roll-off with minimal components, while the complex filter provides a sharper roll-off and better transient response.

Supply voltage noise at the cathode of the photodiode produces a current \( I = \frac{C_{PHOTO}}{R_{FILT}} \frac{\Delta V}{\Delta t} \), which reduces the receiver sensitivity. \( C_{PHOTO} \) is the photodiode capacitance.

The \( R_{FILT} \) resistor of the MAX3664, combined with an external capacitor (see Typical Operating Circuit) can be used to reduce this noise. The external capacitor (\( C_{FILT} \)) is placed in parallel with the photodiode. Current generated by supply noise is divided between \( C_{FILT} \) and \( C_{PHOTO} \). The input noise current due to supply noise is (assuming the filter capacitor is much larger than the photodiode capacitance):

\[
I_{NOISE} = \frac{(V_{NOISE})(C_{PHOTO})}{(R_{FILT})(C_{FILTER})}
\]

If the amount of tolerable noise is known, then the filter capacitor can be easily selected:

\[
C_{FILT} = \frac{(V_{NOISE})(C_{PHOTO})}{(R_{FILT})(I_{NOISE})}
\]

For example, with maximum noise voltage = 100mVp-p, \( C_{PHOTO} = 0.5pF \), \( R_{FILT} = 1k\Omega \), and \( I_{NOISE} \) selected to be 5nA (1/10 of MAX3664 input-referred noise):

\[
C_{FILT} = \frac{(0.1)(0.5E-12)}{(1000)(5E-9)} = 10nF
\]

Step 4: Designing a Low-Capacitance Input
Noise performance and bandwidth are adversely affected by stray capacitance on the input node. Select a low-capacitance photodiode and use good high-frequency design and layout techniques to minimize capacitance on this pin. The MAX3664 is optimized for 0.5pF of capacitance on the input—approximately the capacitance of a photodetector diode sharing a common header with the MAX3664 in die form.

Photodiode capacitance changes significantly with bias voltage. With a 3.3V supply voltage, the reverse voltage on the PIN diode is only 2.5V. If a higher voltage supply is available, apply it to the diode to significantly reduce capacitance.

Take great care to reduce input capacitance. With the SO and µMAX versions of the MAX3664, the package capacitance is about 0.3pF, and the PC board between the MAX3664 input and the photodiode can add parasitic capacitance. Keep the input line short, and remove power and ground planes beneath it. Packaging the MAX3664 into a header with the photodiode provides the best possible performance. It reduces parasitic capacitance to a minimum, resulting in the lowest noise and the best bandwidth.
**INREF1 and INREF2**

Connect INREF1 and INREF2 as close to the AC ground of the photodetector diode as possible. The photodetector AC ground is usually the ground of the filter capacitor from the photodetector anode. The total loop (from INREF1/INREF2, through the bypass capacitor and the diode, and back to IN) should be no more than 2 cm. long.

**Wire Bonding**

For high current density and reliable operation, the MAX3664 uses gold metallization. Make connections to the die with gold wire only, and use ball bonding techniques (wedge bonding is not recommended). Die-pad size is 4 mils square, with a 6 mil pitch. Die thickness is 12 mils.

**Vcc and Ground**

Use good high-frequency design and layout techniques. The use of a multilayer circuit board with separate ground and VCC planes is recommended. Take care to bypass VCC and to connect the GND pin to the ground plane with the shortest possible traces.

*Figure 4. Suggested Layout for TO-46 Header*
622Mbps, Ultra-Low-Power, 3.3V Transimpedance Preamplifier for SDH/SONET

Pin Configuration

Chip Topography

TRANSISTOR COUNT: 73
SUBSTRATE CONNECTED TO GND
622Mbps, Ultra-Low-Power, 3.3V Transimpedance Preamplifier for SDH/SONET

Package Information

NOTES:
1. WE DO NOT INCLUDE MOLD FLASH.
2. MOLD FLASH OR PROTRUSIONS NOT TO EXCEED .003" (.076 mm).
3. CONTROLLING DIMENSION: INCHES
622Mbps, Ultra-Low-Power, 3.3V Transimpedance Preamplifier for SDH/SONET

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600
© 1997 Maxim Integrated Products
Printed USA

Maxim is a registered trademark of Maxim Integrated Products.