General Description
The MAX15066/MAX15166 current-mode, synchronous, DC-DC buck converters deliver an output current up to 4A with high efficiency. The devices operate from an input voltage of 4.5V to 16V and provides an adjustable output voltage from 0.606V to 90% of the input voltage. The devices are ideal for distributed power systems, notebook computers, nonportable consumer applications, and preregulation applications.

The devices feature a PWM mode operation with an internally fixed switching frequency of 500kHz (MAX15066) and 350kHz (MAX15166) capable of 90% maximum duty cycle. The devices automatically enter skip mode at light loads. The current-mode control architecture simplifies compensation design and ensures a cycle-by-cycle current limit and fast response to line and load transients. A high gain transconductance error amplifier allows flexibility in setting the external compensation, simplifying the design and allowing for an all-ceramic design.

The synchronous buck regulators feature internal MOSFETs that provide better efficiency than asynchronous solutions, while simplifying the design relative to discrete controller solutions. In addition to simplifying the design, the integrated MOSFETs minimize EMI, reduce board space, and provide higher reliability by minimizing the number of external components. Additional features include an externally adjustable soft-start, independent enable input and power-good output for power sequencing, and thermal shutdown protection. The devices offer overcurrent protection (high-side sourcing) with hiccup mode during an output short-circuit condition. The devices ensure safe startup when powering into a prebiased output.

The MAX15066/MAX15166 are available in a 2mm x 2mm, 16-bump (4 x 4 array), 0.5mm pitch wafer-level package (WLP) and are fully specified from -40°C to +85°C.

Applications
- Distributed Power Systems
- Preregulators for Linear Regulators
- Home Entertainment (TV and Set-Top Boxes)
- Network and Datacom
- Servers, Workstations, and Storage

Benefits and Features
- Feature Integration Shrinks Solution Size
  - Integrated 40mΩ (High-Side) and 18.5mΩ (Low-Side) R_DS-ON Power MOSFETs
  - Stable with Low-ESR Ceramic Output Capacitors
  - Enable Input and Power-Good Output
  - Cycle-by-Cycle Overcurrent Protection
  - Fully Protected Against Overcurrent (Hiccup Protection) and Overtemperature
- High Efficiency Conserves Power
  - Up to 96% Efficiency (5V Input and 3.3V Output)
  - Up to 93% Efficiency (12V Input and 3.3V Output)
  - Automatic Skip Mode During Light Loads
- Safe, Reliable, Accurate Operation
  - Continuous 4A Output Current
  - ±1% Output Accuracy Over Load, Line, and Temperature
  - Safe Startup Into Prebiased Output
  - Programmable Soft-Start
  - VDD LDO Undervoltage Lockout
- Well Suited to Distributed Power, Networking, and Computing Applications
  - 4.5V to 16V Input Voltage Range
  - Adjustable Output Voltage Range from 0.606V to (0.9 x VIN)
- Available in EE-Sim® Design and Simulation Tool to Slash Design Time

Ordering Information appears at end of data sheet.

Typical Application Circuit
Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN to GND</td>
<td>VIN</td>
<td>-0.3V to +18V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN to GND</td>
<td>VIN</td>
<td>(VIN + 0.3V) to +16V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LX to GND</td>
<td>VIN</td>
<td>-0.3V to the lower of +18V and (VIN + 0.3V)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LX to GND (for 50ns)</td>
<td>VIN</td>
<td>-1V to the lower of +18V and (VIN + 0.3V)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PGOOD to GND</td>
<td>VIN</td>
<td>-0.3V to +6V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDD to GND</td>
<td>VIN</td>
<td>-0.3V to the lower of +6V and (VIN + 0.3V)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>COMP, FB, SS to GND</td>
<td>VIN</td>
<td>-0.3V to the lower of +6V and (VIN + 0.3V)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BST to LX</td>
<td>VIN</td>
<td>-0.3V to +6V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BST to GND</td>
<td>VIN</td>
<td>-0.3V to +24V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BST to VDD</td>
<td>VIN</td>
<td>-0.3V to +18V</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LX RMS Current (Note 1)</td>
<td>VIN</td>
<td>0 to 9A</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Converter Output and VDD

Short-Circuit Duration continuous

Continuous Power Dissipation (TA = +70°C)

Multilayer Board 1500mW

Thermal Resistance (θJA) (Note 2) 23.6°C/W

Junction Temperature (Note 3) +150°C

Continuous Operating Temperature

Storage Temperature Range -65°C to +150°C

Soldering Temperature (reflow) +260°C

Notes:

Note 1: LX has internal clamp diodes to GND and IN. Applications that forward bias these diodes should take care not to exceed the device’s package power dissipation.

Note 2: Package thermal resistances were obtained based on the MAX15066/MAX15166 evaluation kit.

Note 3: Continuous operation at full current beyond +105°C can degrade product life.

Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Electrical Characteristics

(VIN = 12V, CVDD = 1μF, CIN = 22μF, TA = TJ = -40°C to +85°C, typical values are at TA = TJ = +25°C, unless otherwise noted.)

(Note 4)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>STEP-DOWN CONVERTER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage Range</td>
<td>VIN</td>
<td>Not switching</td>
<td>4.5</td>
<td>16</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Quiescent Current</td>
<td>IIN</td>
<td></td>
<td>1.1</td>
<td>2</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Shutdown Input Supply Current</td>
<td>VEN</td>
<td>0V</td>
<td>2</td>
<td>6</td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td>ENABLE INPUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN Shutdown Threshold Voltage</td>
<td>VEN_SHDN</td>
<td>VEN rising</td>
<td>0.7</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>EN Shutdown Voltage Hysteresis</td>
<td>VEN_HYST</td>
<td></td>
<td>70</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>EN Lockout Threshold Voltage</td>
<td>VEN_LOCK</td>
<td>VEN rising</td>
<td>1.7</td>
<td>1.9</td>
<td>2.1</td>
<td>V</td>
</tr>
<tr>
<td>EN Lockout Threshold Hysteresis</td>
<td>VEN_LOCK_HYST</td>
<td></td>
<td>200</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>EN Input Current</td>
<td>IEN</td>
<td>VEN = 12V</td>
<td>0.8</td>
<td>2.6</td>
<td>5</td>
<td>μA</td>
</tr>
<tr>
<td>POWER-GOOD OUTPUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PGOOD Threshold</td>
<td>VPGOOD_TH</td>
<td>VFB rising</td>
<td>0.54</td>
<td>0.56</td>
<td>0.585</td>
<td>V</td>
</tr>
<tr>
<td>PGOOD Threshold Hysteresis</td>
<td>VPGOOD_HYST</td>
<td></td>
<td>15</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>PGOOD Output Low Voltage</td>
<td>VPGOOD_OL</td>
<td>IPGOOD = 5mA, VFB = 0.5V</td>
<td>35</td>
<td>100</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>PGOOD Leakage Current</td>
<td>IPGOOD</td>
<td>VPGOOD = 5V, VFB = 0.7V</td>
<td>100</td>
<td></td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td>ERROR AMPLIFIER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Error-Amplifier Transconductance</td>
<td>gMV</td>
<td></td>
<td>1.6</td>
<td></td>
<td></td>
<td>mS</td>
</tr>
</tbody>
</table>

www.maximintegrated.com
Electrical Characteristics (continued)

(V_{IN} = 12V, C_{VDD} = 1\mu F, C_{IN} = 22\mu F, T_A = T_J = -40^\circ C to +85^\circ C, typical values are at T_A = T_J = +25^\circ C, unless otherwise noted.)

(Note 4)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Error-Amplifier Voltage Gain</td>
<td>A_{VEA}</td>
<td>90 dB</td>
<td></td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>FB Set-Point Accuracy</td>
<td>V_{FB}</td>
<td>600 606 612</td>
<td></td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>FB Input Bias Current</td>
<td>I_{FB}</td>
<td>V_{FB} = 0.5V or 0.7V</td>
<td>-100</td>
<td>+100</td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td>SOFT-START</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SS Current</td>
<td>I_{SS}</td>
<td>V_{SS} = 0.45V, sourcing</td>
<td>4.5</td>
<td>5</td>
<td>5.5</td>
<td>\mu A</td>
</tr>
<tr>
<td>SS Discharge Resistance</td>
<td>R_{SS}</td>
<td>I_{SS} = 10mA, sinking</td>
<td>6</td>
<td></td>
<td></td>
<td>\Omega</td>
</tr>
<tr>
<td>CURRENT SENSE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current Sense to COMP Transconductance</td>
<td>g_{MC}</td>
<td>9</td>
<td></td>
<td></td>
<td></td>
<td>S</td>
</tr>
<tr>
<td>COMP Clamp Low</td>
<td></td>
<td>V_{FB} = 0.7V</td>
<td>0.68</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>PWM CLOCK</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>f_{SW}</td>
<td>MAX15066 450 500 550</td>
<td></td>
<td></td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MAX15166 315 350 385</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Duty Cycle</td>
<td>D_{MAX}</td>
<td>90 %</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Minimum Controllable On-Time</td>
<td></td>
<td>150 ns</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Slope Compensation Ramp Valley</td>
<td></td>
<td>840 mV</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Slope Compensation Ramp Amplitude</td>
<td></td>
<td>V_{SLOPE} Extrapolated to 100% duty cycle</td>
<td>667</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>INTERNAL LDO OUTPUT (V_{DD})</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{DD} Output Voltage</td>
<td>V_{DD}</td>
<td>4.75 5.1 5.45 V_{DD} = 1mA, V_{IN} = 6.5V to 16V</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.75 5.1 5.45</td>
<td>V_{DD} = 1mA to 25mA, V_{IN} = 6.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{DD} Short-Circuit Current</td>
<td>V_{IN}</td>
<td>30 90 mA</td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>V_{DD} LDO Dropout Voltage</td>
<td></td>
<td>100 mV</td>
<td></td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>V_{DD} Undervoltage Lockout Threshold</td>
<td>V_{UVLO_TH}</td>
<td>V_{DD} rising, LX starts switching</td>
<td>3.7</td>
<td>3.9</td>
<td>4.1</td>
<td>V</td>
</tr>
<tr>
<td>V_{DD} Undervoltage Lockout Hysteresis</td>
<td>V_{UVLO_HYST}</td>
<td>150 mV</td>
<td></td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>POWER SWITCH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LX On-Resistance</td>
<td></td>
<td>High-side switch, I_{LX} = 0.4A</td>
<td>40</td>
<td></td>
<td></td>
<td>m\Omega</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Low-side switch, I_{LX} = 0.4A</td>
<td>18.5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>High-Side Switch Source Current-Limit Threshold</td>
<td>I_{HSCL}</td>
<td>5.5 7.7 A</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Low-Side Switch Zero-Crossing Current-Limit Threshold</td>
<td></td>
<td>0.21 A</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>High-Side Switch Skip Sourcing Current-Limit Threshold</td>
<td></td>
<td>0.58 A</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>LX Leakage Current</td>
<td></td>
<td>V_{BST} = 21V, V_{IN} = V_{LX} = 16V</td>
<td>0.01</td>
<td></td>
<td></td>
<td>\mu A</td>
</tr>
<tr>
<td></td>
<td></td>
<td>V_{BST} = 5V, V_{IN} = 16V, V_{LX} = 0V</td>
<td>0.01</td>
<td></td>
<td></td>
<td>\mu A</td>
</tr>
<tr>
<td>BST Leakage Current</td>
<td></td>
<td>V_{BST} = 21V, V_{IN} = V_{LX} = 16V</td>
<td>0.01</td>
<td></td>
<td></td>
<td>\mu A</td>
</tr>
<tr>
<td>BST On-Resistance</td>
<td></td>
<td>I_{BST} = 5mA</td>
<td>10</td>
<td></td>
<td></td>
<td>\Omega</td>
</tr>
</tbody>
</table>
Maxim Integrated | 4

Typical Operating Characteristics

(VIN = 12V, CVDD = 1μF, CIN = 22μF, TA = TJ = -40°C to +85°C, typical values are at TA = TJ = +25°C, unless otherwise noted.)

(Note 4)
Typical Operating Characteristics (continued)

(V_{IN} = 12V, V_{OUT} = 1.8V, C_{VDD} = 1\mu F, C_{IN} = 22\mu F, C_{OUT} = 47\mu F, T_A = +25^\circ C (Figure 1, MAX15066), unless otherwise noted.)
Typical Operating Characteristics (continued)

(V\textsubscript{IN} = 12V, V\textsubscript{OUT} = 1.8V, C\textsubscript{VDD} = 1\mu F, C\textsubscript{IN} = 22\mu F, C\textsubscript{OUT} = 47\mu F, T\textsubscript{A} = +25°C (Figure 1, MAX15066), unless otherwise noted.)
Typical Operating Characteristics (continued)

(VIN = 12V, VOUT = 1.8V, CVDD = 1μF, CIN = 22μF, COUT = 47μF, TA = +25°C (Figure 1, MAX15066), unless otherwise noted.)

**OUTPUT SHORT-CIRCUIT WAVEFORM**

**SWITCHING BEHAVIOR** (MAX15066)

**SOFT-START WAVEFORM**

**SKIP MODE WAVEFORM** (MAX15066)

**SOFT-START TIME vs. CAPACITANCE**

**STARTUP INTO PREBIAS (NO LOAD)**

Maxim Integrated

www.maximintegrated.com
Typical Operating Characteristics (continued)

(VIN = 12V, VOUT = 1.8V, CVDD = 1μF, CIN = 22μF, COUT = 47μF, TA = +25°C (Figure 1, MAX15066), unless otherwise noted.)

**JUNCTION TEMPERATURE vs. AMBIENT TEMPERATURE**

(VIN = 5V, L = 2.2μH, LOAD CURRENT = 4A)

**MAXIMUM LOAD CURRENT vs. TEMPERATURE (VIN = 5V)**

(TMAX15066)

**JUNCTION TEMPERATURE vs. AMBIENT TEMPERATURE**

(VIN = 12V, L = 2.2μH, LOAD CURRENT = 4A)

**MAXIMUM LOAD CURRENT**

vs. TEMPERATURE (VIN = 12V)

(MAX15066)

**JUNCTION TEMPERATURE vs. AMBIENT TEMPERATURE**

(VIN = 5V, L = 2.2μH, LOAD CURRENT = 4A)

(MAX15066)
Pin Configuration

**TOP VIEW**
(BUMPS ON BOTTOM)

<table>
<thead>
<tr>
<th>BUMP</th>
<th>NAME</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1, A2</td>
<td>GND</td>
<td>Ground. Connect A1 and A2 together as close as possible to the device.</td>
</tr>
<tr>
<td>A3, A4</td>
<td>IN</td>
<td>Power-Supply Input. Input supply range is from 4.5V to 16V. Connect A3 and A4 together as close as possible to the device. Bypass IN to GND with a minimum 22μF ceramic capacitor as close as possible to the device.</td>
</tr>
<tr>
<td>B1–B3</td>
<td>LX</td>
<td>Inductor Connection. Connect an inductor between LX and the regulator output. LX is high impedance when the device is in shutdown mode. Connect all LX nodes together as close as possible to the device.</td>
</tr>
<tr>
<td>B4</td>
<td>VDD</td>
<td>Internal 5V LDO Output. VDD powers the internal analog core. Connect a minimum of 1μF ceramic capacitor from VDD to GND.</td>
</tr>
<tr>
<td>C1</td>
<td>BST</td>
<td>High-Side MOSFET Driver Supply. Bypass BST to LX with a 0.01μF capacitor. BST is internally connected to the VDD regulator through a pMOS switch.</td>
</tr>
<tr>
<td>C2, C3</td>
<td>I.C.</td>
<td>Internal Connection. Leave unconnected.</td>
</tr>
<tr>
<td>C4</td>
<td>EN</td>
<td>Enable Input. Connect EN to GND to disable the device. Set EN to above 1.9V (typ) to enable the device. EN can be shorted to IN for always-on operation.</td>
</tr>
<tr>
<td>D1</td>
<td>PGOOD</td>
<td>Power-Good Output. PGOOD is an open-drain output that goes high impedance when VFB exceeds 0.56V (typ). PGOOD is internally pulled low when VFB falls below 0.545V (typ). PGOOD is internally pulled low when the device is in shutdown mode, VDD is below the UVLO threshold, or the device is in thermal shutdown.</td>
</tr>
<tr>
<td>D2</td>
<td>FB</td>
<td>Feedback Input. Connect FB to the center tap of an external resistor-divider from the output to GND to set the output voltage from 0.606V to 90% of VIN.</td>
</tr>
<tr>
<td>D3</td>
<td>COMP</td>
<td>Voltage-Error Amplifier Output. Connect the necessary compensation network from COMP to GND (see the Compensation Design section).</td>
</tr>
<tr>
<td>D4</td>
<td>SS</td>
<td>Soft-Start Timing Capacitor Connection. Connect a capacitor from SS to GND to set the startup time (see the Setting the Soft-Start Time section).</td>
</tr>
</tbody>
</table>
Block Diagram

MAX15066/MAX15166 High-Efficiency, 4A, Step-Down DC-DC Regulators with Internal Power Switches

Enable Control and Thermal Shutdown

Bias Generator

Voltage Reference

5V LDO

UVLO Comparator

3.9V/3.75V

CURRENT-SENSE AMPLIFIER AND CURRENT LIMIT

ERROR AMPLIFIER

PWM Comparator

POWER-GOOD Comparator

zero-crossing CURRENT LIMIT

Oscillator

MAX15066 (500kHz)

MAX15166 (350kHz)

PGOOD

BIAS GENERATOR

CONTROL LOGIC

1.8V Clamp

0.5mA

1.6V

5µA

0.566

0.545V FALLING

0.966V RISING

FWH

IN

BST

VDD

VDD

GND

LX

IN

GND

PGOOD

MAX15066/MAX15166

10
Detailed Description

The MAX15066/MAX15166 are high-efficiency, peak current-mode, step-down DC-DC converters with integrated high-side (40mΩ) and low-side (18.5mΩ) power switches. The output voltage is set from 0.606V to 0.9 x \(V_{IN}\) by using an external resistive divider and can deliver up to 4A of load current. The input voltage range is 4.5V to 16V, making these devices ideal for distributed power systems, notebook computers, nonportable consumer applications, and preregulation applications.

The devices feature a PWM, internally fixed switching frequency of 500kHz (MAX15066) or 350kHz (MAX15166) with a 90% maximum duty cycle. PWM current-mode control allows for an all-ceramic capacitor solution. The devices include a high gain transconductance error amplifier. The current-mode control architecture simplifies compensation design, and ensures a cycle-by-cycle current limit and fast reaction to line and load transients. The low R\(DS\)-ON, internal MOSFET switches ensure high efficiency at heavy loads and minimize critical inductances, reducing layout sensitivity.

The devices feature thermal shutdown, overcurrent protection (high-side sourcing and hiccup protection), and an internal 5V (25mA) LDO with undervoltage lockout. An externally adjustable voltage soft-start gradually ramps up the output voltage and reduces inrush current. At light loads, as soon as a low-side MOSFET zero-crossing event is detected, the devices automatically switch to pulse-skipping mode to keep the quiescent supply current low and enhances the light load efficiency. An independent enable input controls and the power-good output allow for flexible power sequencing.

Controller Function—PWM Logic and Skip Mode

The devices employ PWM control with a constant switching frequency of 500kHz (MAX15066) or 350kHz (MAX15166) at medium and heavy loads, and skip mode at light loads. When EN is high, after a brief settling time, PWM operation starts when \(V_{SS}\) exceeds the FB voltage, at the beginning of soft-start.

The first operation is always a high-side turn-on at the beginning of the clock cycle. The high side is turned off when any of the following conditions occur:

1) COMP voltage exceeds the internal current-mode ramp waveform, which is the sum of the slope compensation ramp and the current-mode ramp derived from the inductor current waveform (through the current-sense block).

2) The high-side current limit is reached.

3) The maximum duty cycle of 90% is reached.

The low side turns off when the clock period ends or when the zero-crossing current threshold is intercepted. The devices monitor the inductor current during every switch cycle and automatically enters discontinuous mode when the inductor current valley intercepts the zero-crossing threshold (under light loads); under very light load conditions, skip mode is activated/deactivated on a cycle-by-cycle basis.
The devices enter discontinuous mode when load current (I_{LOAD}) and inductor ripple current (ΔI_L) are such that:

\[
\frac{ΔI_L}{2} = I_{LOAD} - \frac{1}{2} \times \left( \frac{V_{IN} - V_{OUT}}{L \times f_{SW}} \right) \times \frac{V_{OUT}}{V_{IN}} = 0.21\text{A (typ)}
\]

During skip-mode operation, the devices skip switch cycles, switching only as needed to service the load. This reduces the switching frequency and associated losses in the internal switch, the synchronous rectifier, and the inductor. In skip mode, to avoid the occasional switch cycle “bursts” (and reduce power losses), a fixed on-time is forecasted using a skip current-limit flag (0.58A, typ). The on-time, even if controlled by COMP, cannot be lower than the time needed for the inductor current to reach 0.58A.

**Starting into a Prebiased Output**

The devices are capable of safely soft-starting into a prebiased output without discharging the output capacitor. Starting up into a prebiased condition, both low-side and high-side switches remain off to avoid discharging the prebiased output. PWM operation starts only when the SS voltage crosses the FB voltage. During soft-start, zero crossing is activated to avoid reverse current in the device.

**Enable Input and Power-Good Output**

The devices feature independent device enable control and power-good signals that allow for flexible power sequencing. The enable input (EN) accepts a digital input with a 1.9V (typ) threshold. Apply a voltage exceeding the threshold on EN to enable the regulator, or connect EN to IN for always-on operations. Power-good (PGOOD) is an open-drain output that deasserts (goes high impedance) when VFB is above 0.56V (typ), and asserts low if VFB is below 0.545V (typ).

When the EN voltage is higher than 0.7V (typ) and lower than 1.9V (typ), most of the internal blocks are disabled; only an internal coarse preregulator, including the EN accurate comparator, is kept on. An external voltage-divider from IN to EN to GND can be used to set the device turn-on threshold.

**Programmable Soft-Start (SS)**

The devices utilize a soft-start feature to slowly ramp up the regulated output voltage to reduce input inrush current during startup. Connect a capacitor from SS to GND to set the startup time (see the *Setting the Soft-Start Time* section for capacitor selection details).

**Internal LDO (V_{DD})**

The devices include an internal 5V (typ) LDO. V_{DD} is externally compensated with a minimum 1μF, low-ESR ceramic capacitor. V_{DD} supplies the low-side switch driver, and the internal control logic. The V_{DD} output current limit is 90mA (typ) and a UVLO circuit inhibits switching when V_{DD} falls below 3.75V (typ).

**Error Amplifier**

A high gain-error amplifier provides accuracy for the voltage feedback loop regulation. Connect the necessary compensation network between COMP and GND (see the *Compensation Design Guidelines* for details). The error-amplifier transconductance is 1.6mS (typ). COMP clamp low is set to 0.68V (typ), just below the slope compensation ramp valley, helping COMP to rapidly return to correct set point during load and line transients.

**PWM Comparator**

The PWM comparator compares COMP voltage to the current-derived ramp waveform (LS current to COMP voltage transconductance value is 9AV typ). To avoid instability due to subharmonic oscillations when the duty cycle is around 50% or higher, a slope compensation ramp is added to the current-derived ramp waveform. The compensation ramp (0.667V x 500kHz) for the MAX15066 and (0.667V x 350kHz) for the MAX15166 is equivalent to halve of the inductor current down slope in the worst case (load 4A, current ripple 30% and maximum duty-cycle operation of 90%).

**Overcurrent Protection and Hiccup Mode**

When the converter output is shorted or the device is overloaded, the high-side MOSFET current-limit event (7.7A, typ) turns off the high-side MOSFET and turns on the low-side MOSFET. In addition, the device discharges the SS capacitor (C_{SS}) for a fixed period of time (70ns, typ) through the internal SS low-side switch RDS-ON (RSS). If the overcurrent condition persists, the device continues discharging C_{SS} until VSS drops below 0.606V and a hiccup event is triggered. The regulator softly resets by pulling COMP low, turning off the high-side and turning on the low-side, until the low-side zero-crossing current threshold is reached. The high-side and low-side MOSFETs remain off and COMP is pulled low for a period equal to 21 times the nominal soft-start time (blanking time). This is obtained by charging SS from 0 to 0.606V with a 5μA (typ) current, and then slowly discharging it back to 0V with a 250nA (typ) current. After the blanking time has elapsed, the device attempts to restart. If the overcurrent fault has cleared, the device resumes normal operation. Otherwise, a new hiccup event is triggered (see the Output Short-Circuit Waveform in the *Typical Operating Characteristics*).
Thermal-Shutdown Protection
The devices contain an internal thermal sensor that limits the total power dissipation in the device and protects it in the event of an extended thermal fault condition. When the die temperature exceeds +160°C (typ), the thermal sensor shuts down the device, turning off the DC-DC converter and the LDO regulator to allow the die to cool. The regulator softly resets by pulling COMP low, discharging soft-start, turning off the high-side and turning on the low-side, until the low-side zero-crossing current threshold is reached. After the die temperature falls by 20°C (typ), the device restarts, using the soft-start sequence.

Applications Information

Setting the Output Voltage
Connect a resistive divider (R1 and R2, see Figure 3) from OUT to FB to GND to set the DC-DC converter output voltage. Choose R1 and R2 so that the DC errors due to the FB input bias current do not affect the output-voltage accuracy. With lower value resistors, the DC error is reduced, but the amount of power consumed in the resistive divider increases. A typical trade-off value for R2 is 10kΩ, but values between 5kΩ and 50kΩ are acceptable. Once R2 is chosen, calculate R1 using:

\[ R1 = R2 \times \left( \frac{V_{OUT}}{V_{FB}} - 1 \right) \]

where the feedback threshold voltage \( V_{FB} = 0.606V \) (typ). When regulating an output of 0.606V, short FB to OUT and keep R2 connected from FB to GND.

Maximum/Minimum Voltage Conversion Ratio
The maximum voltage conversion ratio is limited by the maximum duty cycle (D\(_{MAX}\)):

\[ \frac{V_{OUT}}{V_{IN}} < D_{MAX} + \frac{D_{MAX} \times V_{DROP2} + (1-D_{MAX}) \times V_{DROP1}}{V_{IN}} \]

where \( V_{DROP1} \) is the sum of the parasitic voltage drops in the inductor discharge path, including synchronous rectifier, inductor, and PCB resistances. \( V_{DROP2} \) is an absolute value and the sum of the resistances in the charging path, including the high-side switch, inductor, and PCB resistances.

The minimum voltage conversion ratio is limited by the minimum duty cycle (D\(_{MIN}\)):

\[ \frac{V_{OUT}}{V_{IN}} > D_{MIN} + \left[ D_{MIN} \times \frac{V_{DROP2}}{V_{IN}} + (1-D_{MIN}) \times \frac{V_{DROP1}}{V_{IN}} \right] \]

where D\(_{MIN} = f_{OSC} \times t_{ON(min)}\); f\(_{OSC}\) is 500kHz/350kHz for the MAX15066/MAX15166, respectively, and t\(_{ON(min)}\) is typically 150ns. See the specifications in the Electrical Characteristics table.

Inductor Selection
A larger inductor value results in reduced inductor ripple current, leading to a reduced output ripple voltage. However, a larger inductor value results in either a larger physical size or a higher series resistance (DCR) and a lower saturation current rating. Typically, the inductor value is chosen to have current ripple equal to 30% of load current. Choose the inductor with the following formula:

\[ L = \frac{V_{OUT}}{I_{SW} \times \Delta I_L} \times \left( 1 - \frac{V_{OUT}}{V_{IN}} \right) \]

where \( f_{SW} \) is the internally fixed switching frequency of 500kHz (MAX15066) or 350kHz (MAX15166), and \( \Delta I_L \) is the estimated inductor ripple current (\( \Delta I_L = LIR \times I_{LOAD} \), where LIR is the inductor current ratio). In addition, the peak inductor current, \( I_{L_PK} \), must always be below both the minimum high-side current-limit value (7.7A, typ), and the inductor saturation current rating, \( I_{L_SAT} \). Ensure that the following relationship is satisfied:

\[ I_{L_PK} = I_{LOAD} + \frac{1}{2} \times \Delta I_L < \min(HSCL, I_{L_SAT}) \]

Input Capacitor Selection
For a step-down converter, input capacitor \( C_{IN} \) helps reduce input ripple voltage, in spite of discontinuous input AC current. Low-ESR capacitors are preferred to minimize the voltage ripple due to ESR.

For low-ESR input capacitors, size \( C_{IN} \) using the following formula:

\[ C_{IN} = \frac{I_{LOAD}}{f_{SW} \times \Delta V_{IN_RIPPLE} \times \frac{V_{OUT}}{V_{IN}}} \]

For high-ESR input capacitors, the additional ripple contribution due to ESR (\( \Delta V_{IN_RIPPLE\_ESR} \)) is calculated as follows:

\[ \Delta V_{IN_RIPPLE} = R_{ESR\_IN}(I_{LOAD} + \Delta I_L/2) \]

where \( R_{ESR\_IN} \) is the ESR of the input capacitor. The RMS input ripple current is given by:

\[ I_{RIPPLE} = I_{LOAD} \times \sqrt{\frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN}}} \]
Output-Capacitor Selection

The key selection parameters for the output capacitor are capacitance, ESR, ESL, and voltage-rating requirements. These affect the overall stability, output ripple voltage, and transient response of the DC-DC converter. The output ripple occurs due to variations in the charge stored in the output capacitor, the voltage drop due to the capacitor’s ESR, and the voltage drop due to the capacitor’s ESL. Estimate the output-voltage ripple due to the output capacitance, ESR, and ESL as follows:

\[
V_{\text{RIPPLE}} = V_{\text{RIPPLE(C)}} + V_{\text{RIPPLE(ESR)}} + V_{\text{RIPPLE(ESL)}}
\]

where the output ripple due to output capacitance, ESR, and ESL is:

\[
V_{\text{RIPPLE(C)}} = \frac{\Delta I_{P-P}}{8 \times C_{\text{OUT}} \times f_{SW}}
\]

\[
V_{\text{RIPPLE(ESR)}} = \Delta I_{P-P} \times \text{ESR}
\]

\[
V_{\text{RIPPLE(ESL)}}
\]

and \( V_{\text{RIPPLE(ESL)}} \) can be approximated as an inductive divider from \( LX \) to GND:

\[
V_{\text{RIPPLE(ESL)}} = V_{\text{IN}} \times \frac{\text{ESL}}{L} = V_{\text{OUT}} \times \frac{\text{ESL}}{L}
\]

where \( V_{\text{LX}} \) swings from \( V_{\text{IN}} \) to GND.

The peak-to-peak inductor current (\( \Delta I_{P-P} \)) is:

\[
\Delta I_{P-P} = \left( V_{\text{IN}} - V_{\text{OUT}} \right) \times \left( \frac{V_{\text{OUT}}}{V_{\text{IN}}} \right)
\]

\[
L \times f_{SW}
\]

When using ceramic capacitors, which generally have low-ESR, \( \Delta V_{\text{RIPPLE(C)}} \) dominates. When using electrolytic capacitors, \( \Delta V_{\text{RIPPLE(ESR)}} \) dominates. Use ceramic capacitors for low ESR and low ESL at the switching frequency of the converter. The ripple voltage due to ESL is negligible when using ceramic capacitors.

As a general rule, a smaller inductor ripple current results in less output ripple voltage. Since inductor ripple current depends on the inductor value and input voltage, the output ripple voltage decreases with larger inductance and increases with higher input voltages. However, the inductor ripple current also impacts transient-response performance, especially at low \( V_{\text{IN}} \) to \( V_{\text{OUT}} \) differentials. Low inductor values allow the inductor current to slew faster, replenishing charge removed from the output filter capacitors by a sudden load step.

Load-transient response also depends on the selected output capacitance. During a load transient, the output instantly changes by ESR \( \times \Delta I_{\text{LOAD}} \). Before the controller can respond, the output deviates further, depending on the inductor and output capacitor values. After a short time, the controller responds by regulating the output voltage back to the predetermined value.

Use higher \( C_{\text{OUT}} \) values for applications that require light-load operation or transition between heavy load and light load, triggering skip mode, causing output undershooting or overshooting. When applying the load, limit the output undershooting by sizing \( C_{\text{OUT}} \) according to the following formula:

\[
C_{\text{OUT}} = \frac{\Delta I_{\text{LOAD}}}{3f_{\text{CO}} \times \Delta V_{\text{OUT}}}
\]

where \( \Delta I_{\text{LOAD}} \) is the total load change, \( f_{\text{CO}} \) is the unity-gain bandwidth (or zero-crossing frequency), and \( \Delta V_{\text{OUT}} \) is the desired output undershooting. When removing the load and entering skip mode, the device cannot control output overshooting, since it has no sink current capability; see the Skip Mode Frequency and Output Ripple section to properly size \( C_{\text{OUT}} \) under this circumstance.

A worst-case analysis in sizing the minimum output capacitance takes the total energy stored in the inductor into account, as well as the allowable sag/soar (undershoot/overshoot) voltage as follows:

\[
C_{\text{OUT(MIN)}} = \frac{L \times \left( I_{\text{OUT(MAX)}}^2 - I_{\text{OUT(MIN)}}^2 \right)}{\left( V_{\text{FIN}} + V_{\text{SOAR}} \right)^2 - \left( V_{\text{FIN}} - V_{\text{SAG}} \right)^2}, \quad \text{voltage soar (overshoot)}
\]

\[
C_{\text{OUT(MIN)}} = \frac{L \times \left( I_{\text{OUT(MAX)}}^2 - I_{\text{OUT(MIN)}}^2 \right)}{\left( V_{\text{FIN}} - V_{\text{SAG}} \right)^2}, \quad \text{voltage sag (undershoot)}
\]

where \( I_{\text{OUT(MAX)}} \) and \( I_{\text{OUT(MIN)}} \) are the initial and final values of the load current during the worst-case load dump, \( V_{\text{FIN}} \) is the initial voltage prior to the transient, \( V_{\text{FIN}} \) is the steady-state voltage after the transient, \( V_{\text{SOAR}} \) is the allowed voltage soar (overshoot) above \( V_{\text{FIN}} \), and \( V_{\text{SAG}} \) is the allowable voltage sag below \( V_{\text{FIN}} \). The terms \( V_{\text{FIN}} \) and \( V_{\text{SOAR}} \) and \( V_{\text{FIN}} \) and \( V_{\text{SAG}} \) represent the maximum/minimum transient output voltage reached during the transient, respectively.

Use these equations for initial output-capacitor selection. Determine final values by testing a prototype or an evaluation circuit under the worst-case conditions.
**Skip Mode Frequency and Output Ripple**

In skip mode, the switching frequency \( f_{\text{SKIP}} \) and output ripple voltage \( V_{\text{OUT RIPPLE}} \) shown in Figure 2 are calculated as follows:

**ION** is the time needed for inductor current to reach \( \text{SKIP LIMIT} \) current limit (0.58A, typ):

\[
t_{\text{ON}} = \frac{L \times I_{\text{SKIP LIMIT}}}{V_{\text{IN}} - V_{\text{OUT}}} \quad [1]
\]

**tOFF1** is the time needed for inductor current to reach the zero current limit (~0A):

\[
t_{\text{OFF1}} = \frac{L \times I_{\text{SKIP LIMIT}}}{V_{\text{OUT}}} \quad [2]
\]

During \( t_{\text{ON}} \) and \( t_{\text{OFF1}} \) the output capacitor stores a charge equal to (see Figure 2):

\[
\Delta Q_{\text{OUT}} = \left[ \frac{1}{2} I_{\text{SKIP LIMIT}} \times (t_{\text{ON}} + t_{\text{OFF1}}) \right] - \left[ I_{\text{LOAD}} \times (t_{\text{ON}} + t_{\text{OFF1}}) \right] \quad [3]
\]

Combining [1], [2] and [3], and solving for \( \Delta Q_{\text{OUT}} \):

\[
\Delta Q_{\text{OUT}} = L \times I_{\text{SKIP LIMIT}} \times \left( \frac{I_{\text{SKIP LIMIT}}}{2} - I_{\text{LOAD}} \right) \times \left( \frac{1}{V_{\text{IN}} - V_{\text{OUT}}} + \frac{1}{V_{\text{OUT}}} \right)
\]

During \( t_{\text{OFF2}} \) (= \( n \times T_{\text{CK}} \), number of clock cycles skipped), the output capacitor loses this charge or can approximate as:

\[
t_{\text{OFF2}} = \frac{\Delta Q_{\text{OUT}}}{I_{\text{LOAD}}}
\]

Finally, frequency in skip mode is:

\[
f_{\text{SKIP}} = \frac{1}{t_{\text{ON}} + t_{\text{OFF1}} + t_{\text{OFF2}}}
\]

Output ripple in skip mode is:

\[
V_{\text{OUT RIPPLE}} = V_{\text{COUT RIPPLE}} + V_{\text{ESR RIPPLE}}
\]

\[
= \left( \frac{I_{\text{SKIP LIMIT}} - I_{\text{LOAD}}}{2} \right) \times t_{\text{ON}} + \frac{C_{\text{OUT}}}{R_{\text{ESR COUT}}} \times (I_{\text{SKIP LIMIT}} - I_{\text{LOAD}})
\]

To limit output ripple in skip mode, size \( C_{\text{OUT}} \) based on the above formula accordingly. All formulas above are valid for \( I_{\text{LOAD}} < I_{\text{SKIP LIMIT}} \).

**Compensation Design Guidelines**

The devices use a fixed-frequency, peak current-mode control scheme to provide easy compensation and fast transient response. The inductor peak current is monitored on a cycle-by-cycle basis and compared to the COMP voltage (output of the voltage error amplifier). The regulator’s duty cycle is modulated based on the inductor’s peak current value. This cycle-by-cycle control of the inductor current emulates a controlled current source. As a result, the inductor’s pole frequency is shifted beyond the gain bandwidth of the regulator.

System stability is provided with the addition of a simple series capacitor-resistor from COMP to GND. This pole-zero combination serves to tailor the desired response of the closed-loop system.

The basic regulator loop consists of a power modulator (comprising the regulator’s pulse-width modulator, slope compensation ramp, control circuitry, MOSFETs, and inductor), the capacitive output filter and load, an output feedback divider, and a voltage-loop error amplifier with its associated compensation circuitry (see Figure 3).
The average current through the inductor is expressed as:

\[ \overline{I_L} = G_{\text{MOD}} \times \frac{V_{\text{COMP}}}{9\text{mV}} \]

where \( \overline{I_L} \) is the average inductor current and \( G_{\text{MOD}} \) is the power modulator’s transconductance. For a buck converter:

\[ V_{\text{OUT}} = R_{\text{LOAD}} \times \overline{I_L} \]

where \( R_{\text{LOAD}} \) is the equivalent load resistor value. Combining the above two relationships, the power modulator’s transfer function in terms of \( V_{\text{COMP}} \) with respect to \( V_{\text{OUT}} \) is:

\[ \frac{V_{\text{OUT}}}{V_{\text{COMP}}} = R_{\text{LOAD}} \times \frac{\overline{I_L}}{G_{\text{MOD}}} = R_{\text{LOAD}} \times G_{\text{MOD}} \]

The peak current-mode controller’s modulator gain is attenuated by the equivalent divider ratio of the load resistance and the current-loop gain. \( G_{\text{MOD}} \) becomes:

\[ G_{\text{MOD}}(\text{DC}) = g_{\text{MC}} \times \frac{1}{1 + \frac{R_{\text{LOAD}}}{f_{\text{SW}} \times L} \times \left[ K_S \times (1 - D) - 0.5 \right]} \]

where \( R_{\text{LOAD}} = \frac{V_{\text{OUT}}}{I_{\text{OUT(MAX)}}} \), \( f_{\text{SW}} \) is the switching frequency, \( L \) is the output inductance, \( D \) is the duty cycle \( (V_{\text{OUT}}/V_{\text{IN}}) \), and \( K_S \) is the slope compensation factor calculated from the following equation:

\[ K_S = 1 + \frac{S_{\text{SLOPE}}}{S_N} = 1 + \frac{V_{\text{SLOPE}} \times f_{\text{SW}} \times L 	imes g_{\text{MC}}}{(V_{\text{IN}} - V_{\text{OUT}})} \]

where:

\[ S_{\text{SLOPE}} = \frac{V_{\text{SLOPE}}}{f_{\text{SW}}} \]

\[ S_N = \frac{(V_{\text{IN}} - V_{\text{OUT}})}{L \times g_{\text{MC}}} \]

Figure 3. Peak Current-Mode Regulator Transfer Model

*\( C_{\text{FF}} \) is optional, designed to extend the regulator’s gain bandwidth and increase phase margin for some low-duty cycle applications.

**Note:** The \( G_{\text{MOD}} \) stage shown above models the average current of the inductor, \( \overline{I_L} \), injected into the output load, \( I_{\text{OUT}} \), e.g., \( \overline{I_L} = I_{\text{OUT}} \). Such can be used to simplify/model the modulation/control/power stage circuitry shown within the boxed area.
As previously mentioned, the power modulator’s dominate pole is a function of the parallel effects of the load resistance and the current-loop gain’s equivalent impedance:

\[
f_{\text{PMOD}} = \frac{1}{2\pi \times C_{\text{OUT}} \times \left( \frac{1}{R_{\text{LOAD}}} + \frac{\left[ K_S \times (1-D) - 0.5 \right]}{f_{\text{SW}} \times L} \right)^{-1}}
\]

Knowing that the ESR is typically much smaller than the parallel combination of the load and the current loop, e.g.:

\[
\text{ESR} \ll \left( \frac{1}{R_{\text{LOAD}}} + \frac{\left[ K_S \times (1-D) - 0.5 \right]}{f_{\text{SW}} \times L} \right)^{-1}
\]

\[
f_{\text{PMOD}} \approx \frac{1}{2\pi \times C_{\text{OUT}} \times R_{\text{LOAD}} \times \left( \frac{1}{R_{\text{LOAD}}} + \frac{\left[ K_S \times (1-D) - 0.5 \right]}{f_{\text{SW}} \times L} \right)^{-1}}
\]

This can be expressed as:

\[
f_{\text{PMOD}} = \frac{1}{2\pi \times C_{\text{OUT}} \times R_{\text{LOAD}}} + \frac{\left[ K_S \times (1-D) - 0.5 \right]}{2\pi \times f_{\text{SW}} \times L \times C_{\text{OUT}}}
\]

Note: Depending on the application’s specifics, the amplitude of the slope compensation ramp could have a significant impact on the modulator’s dominate pole. For low duty-cycle applications, it provides additional damping (phase lag) at/near the crossover frequency. See the Closing the Loop: Designing the Compensation Circuitry section. There is no equivalent effect on the power modulator zero:

\[
f_{Z\text{MOD}} = f_{Z\text{ESR}} = \frac{1}{2\pi \times C_{\text{OUT}} \times \text{ESR}}
\]

The effect of the inner current loop at higher frequencies is modeled as a double-pole (complex conjugate) frequency term, \( G_{\text{SAMPLING}}(s) \), as shown:

\[
G_{\text{SAMPLING}}(s) = \frac{1}{s^2 + \left( \frac{f_{SW}}{Q_C} \right)^2 + \frac{s}{\left( \pi \times f_{SW} \times Q_C \right) + 1}}
\]

where the sampling effect quality factor, \( Q_C \), is:

\[
Q_C = \frac{1}{\pi \times \left[ K_S \times (1-D) - 0.5 \right]}
\]

and the resonant frequency is:

\[
\omega_{\text{SAMPLING}}(s) = \pi \times f_{SW}
\]

or:

\[
f_{\text{SAMPLING}} = \frac{f_{SW}}{2}
\]

Having defined the power modulator’s transfer function, the total system transfer can be written as follows (Figure 3):

\[
\text{Gain}(s) = G_{\text{FF}}(s) \times G_{\text{EA}}(s) \times G_{\text{MOD}}(\text{DC}) \times G_{\text{FILTER}}(s) \times G_{\text{SAMPLING}}(s)
\]

where:

\[
G_{\text{FF}}(s) = \frac{R_2}{R_1 + R_2} \times \frac{(sC_{\text{FF}}R_1 + 1)}{[sC_{\text{FF}}(R_1 + R_2) + 1]}
\]

Leaving \( C_{\text{FF}} \) empty, \( G_{\text{FF}}(s) \) becomes:

\[
G_{\text{FF}}(s) = \frac{R_2}{R_1 + R_2}
\]

Also:

\[
G_{\text{EA}}(s) = 10^{\text{AVEA(dB)/20}} \times \left[ sC_{\text{R}} \left( \frac{10^{\text{AVEA(dB)/20}}}{9\text{MV}} \right) + 1 \right]
\]

If \( R_C << \frac{10^{\text{AVEA(dB)/20}}}{9\text{MV}} \), the equation simplifies to:

\[
G_{\text{EA}}(s) = 10^{\text{AVEA(dB)/20}} \times \left[ sC_{\text{R}} \left( \frac{10^{\text{AVEA(dB)/20}}}{9\text{MV}} \right) + 1 \right]
\]

\[
G_{\text{FILTER}}(s) = \frac{R_{\text{LOAD}} \times \left( sC_{\text{OUT}} + 1 \right)}{2\pi \times R_{\text{LOAD}} \times \left( \frac{\left[ K_S \times (1-D) - 0.5 \right]}{2\pi \times f_{SW} \times L} \right)^{-1} + 1}
\]
The dominant poles and zeros of the transfer loop gain are shown below:

\[ f_{P1} << \frac{9MV}{2\pi C_C \times 10^{(AVEA(dB)/20)}} \]

\[ f_{P2} = \frac{1}{2\pi C_{OUT} \left( \frac{1}{R_{LOAD}} + \frac{[K_S \times (1-D) - 0.5]}{f_{SW} \times L} \right)^{-1}} \]

\[ f_{P3} = \frac{f_{SW}}{2} \]

\[ f_{Z1} = \frac{1}{2\pi C_{C} R_C} \]

\[ f_{Z2} = \frac{1}{2\pi C_{OUT} \times ESR} \]

The order of pole-zero occurrences is:

\[ f_{P1} < f_{P2} < f_{Z1} < f_{CO} < f_{P3} < f_{Z2} \]

**Note:** Under heavy load, \( f_{P2} \) can approach \( f_{Z1} \).
Closing the Loop: Designing the Compensation Circuitry

1) Select the desired crossover frequency. Choose f_{CO} between 1/5 to 1/10 of f_{SW}.

2) Select R_{C} by setting the system transfer’s fourth asymptote gain equal to unity (assuming f_{CO} \geq f_{Z1}, f_{P2}, and f_{P1}). R_{C} becomes:

\[
R_{C} = \frac{R_{1}+R_{2}}{R_{2}} \left[ \frac{1+\frac{R_{LOAD}K_{S}(1-D)-0.5}{L \times f_{SW}}}{9 \text{MV} \times 9 \text{MC} \times R_{LOAD}} \times 2\pi f_{CO} C_{OUT} \times ESR + \frac{1}{R_{LOAD}} + \frac{K_{S}(1-D)-0.5}{L \times f_{SW}} \right]
\]

and where the ESR is much smaller than the parallel combination of the equivalent load resistance and the current-loop impedance, e.g.:

\[
ESR \ll \frac{1}{R_{LOAD}} + \frac{K_{S}(1-D)-0.5}{L \times f_{SW}}
\]

R_{C} becomes:

\[
R_{C} = \frac{R_{1}+R_{2}}{R_{2}} \times 2\pi f_{CO} C_{OUT} \times \frac{9 \text{MV} \times 9 \text{MC}}{R_{LOAD}}
\]

3) Select C_{C}. C_{C} is determined by selecting the desired first system zero, f_{Z1}, based on the desired phase margin. Typically, setting f_{Z1} below 1/5 of f_{CO} provides sufficient phase margin.

\[
f_{Z1} = \frac{1}{2\pi \times C_{CO} R_{C}} \leq \frac{f_{CO}}{5}
\]

therefore:

\[
C_{C} \geq \frac{5}{2\pi \times f_{CO} \times R_{C}}
\]

Optional: For low duty-cycle applications, the addition of a phase-leading capacitor (C_{FF} in Figure 3) helps mitigate the phase lag of the damped half-frequency double pole. Adding a second zero near to but below the desired crossover frequency increases both the closed-loop phase margin and the regulator’s unity-gain bandwidth (crossover frequency). Select the capacitor as follows:

\[
C_{FF} = \frac{1}{2\pi \times f_{CO} \times (R_{1} \parallel R_{2})}
\]

This guarantees the additional phase-leading zero occurs at a frequency lower than f_{CO} from:

\[
f_{PHASE\_LEAD} = \frac{1}{2\pi \times C_{FF} \times R_{1}}
\]

Using C_{FF}, the zero-pole order is adjusted as follows:

\[
f_{P1} < f_{P2} < f_{Z1} < \frac{1}{2\pi C_{FF} R_{1}} < \frac{1}{2\pi C_{FF} (R_{1} \parallel R_{2})} < f_{CO} < f_{P3} < f_{Z2}
\]

Confirm the desired operation of C_{FF} empirically. The phase lead of C_{FF} diminishes as the output voltage is a smaller multiple of the reference voltage, e.g., below about 1V. Do not use C_{FF} when V_{OUT} = V_{FB}.

Setting the Soft-Start Time

The soft-start feature ramps up the output voltage slowly, reducing input inrush current during startup. Size the C_{SS} capacitor to achieve the desired soft-start time (t_{SS}) using:

\[
C_{SS} = \frac{I_{SS} \times I_{SS}}{V_{FB}}
\]

I_{SS}, the soft-start current, is 5\mu A (typ) and V_{FB}, the output feedback voltage threshold, is 0.606V (typ). When using large C_{OUT} capacitance values, the high-side current limit can trigger during soft-start period. To ensure the correct soft-start time t_{SS}, choose C_{SS} large enough to satisfy:

\[
C_{SS} >> C_{OUT} \times \frac{V_{OUT} \times I_{SS}}{(I_{HSCL} - I_{OUT}) \times V_{FB}}
\]

I_{HSCL} is the typical high-side switch current-limit value.
Layout Procedure
Careful PCB layout is critical to achieve clean and stable operation. It is highly recommended to duplicate the MAX15066/MAX15166 evaluation kit layout for optimum performance. If deviation is necessary, follow these guidelines for good PCB layout:

1) Connect input and output capacitors to the power ground plane; connect all other capacitors to the signal ground plane. Connect the signal ground plane to the power ground plane at a single point adjacent to the ground bump of the IC.

2) Place capacitors on VDD, IN, and SS as close as possible to the device and the corresponding pin using direct traces. Keep the power ground plane and signal ground plane separate. Connect all GND bumps at only one common point near the input bypass capacitor return terminal.

3) Keep the high-current paths as short and wide as possible. Keep the path of switching current short and minimize the loop area formed by LX, the output capacitors, and the input capacitors.

4) Connect IN, LX, and GND separately to large copper areas to help cool the device to further improve efficiency and long-term reliability.

5) For better thermal performance, maximize the copper trace widths for consecutive bumps (LX, IN, GND) using solder mask (SMD) lands.

6) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close as possible to the device.

7) Route high-speed switching nodes (such as LX and BST) away from sensitive analog areas (such as SS, FB, and COMP).

Ordering Information

<table>
<thead>
<tr>
<th>PART</th>
<th>TEMP RANGE</th>
<th>PIN-PACKAGE</th>
<th>FREQUENCY</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAX15066EWE+</td>
<td>-40°C to +85°C</td>
<td>16 WLP</td>
<td>500kHz</td>
</tr>
<tr>
<td>MAX15166EWE+</td>
<td>-40°C to +85°C</td>
<td>16 WLP</td>
<td>350kHz</td>
</tr>
</tbody>
</table>

+ Denotes a lead(Pb)-free/RoHS-compliant package.

Chip Information
PROCESS: BiCMOS

Package Information
For the latest package outline information and land patterns, go to www.maximintegrated.com/packages. Note that a "+", "#", or "." in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

<table>
<thead>
<tr>
<th>PACKAGE TYPE</th>
<th>PACKAGE CODE</th>
<th>OUTLINE NO.</th>
<th>LAND PATTERN NO.</th>
</tr>
</thead>
<tbody>
<tr>
<td>16 WLP</td>
<td>W162B2+1</td>
<td>21-0200</td>
<td>—</td>
</tr>
</tbody>
</table>
# Revision History

<table>
<thead>
<tr>
<th>REVISION NUMBER</th>
<th>REVISION DATE</th>
<th>DESCRIPTION</th>
<th>PAGES CHANGED</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>4/10</td>
<td>Initial release</td>
<td>—</td>
</tr>
<tr>
<td>1</td>
<td>4/10</td>
<td>Revised the General Description, Absolute Maximum Ratings, Typical Operating Characteristics, and the PWM Comparator, Output-Capacitor Selection, Compensation Design Guidelines, and the Closing the Loop: Designing the Compensation Circuitry sections. Updated Figures 3 and 4.</td>
<td>1, 2, 4, 10, 13, 15–18</td>
</tr>
<tr>
<td>2</td>
<td>5/10</td>
<td>Revised the Electrical Characteristics, PWM Comparator, Output Capacitor Selection, Skip Mode Frequency and Output Ripple, Compensation Design Guidelines, Closing the Loop: Designing the Compensation Circuitry, and the Layout Procedure sections and Figures 3 and 4.</td>
<td>3, 11, 13–19</td>
</tr>
<tr>
<td>3</td>
<td>9/10</td>
<td>Revised the Electrical Characteristics and PWM Comparator sections.</td>
<td>3, 11</td>
</tr>
<tr>
<td>4</td>
<td>5/13</td>
<td>Added MAX15166</td>
<td>1–20</td>
</tr>
<tr>
<td>5</td>
<td>1/15</td>
<td>Updated Benefits and Features section</td>
<td>1</td>
</tr>
</tbody>
</table>

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.