General Description

The DS3991 is a controller for cold-cathode fluorescent lamps (CCFLs) that are used to backlight liquid-crystal displays (LCDs). The DS3991 is available for both push-pull and half-bridge drive topologies. The DS3991 converts a DC voltage (5V to 24V) to the high-voltage (300VRMS to 1400VRMS) AC waveform that is required to power the CCFLs. The push-pull and half-bridge drive schemes use a minimal number of external components, which reduces component and assembly cost and makes the printed circuit board (PCB) design easy to implement. Both drive schemes provide an efficient DC to AC conversion and produce near-sinusoidal waveforms.

Applications

- LCD PC Monitors
- LCD TVs

Features

- CCFL Controller for Backlighting LCD Panels
- Minimal External Components Required
- Lamp Fault Monitoring for Lamp-Open, Lamp-Overcurrent, Failure-to-Strike, and Overvoltage Conditions
- Accurate (±5%) On-Board Oscillator for Lamp Frequency (40kHz to 80kHz)
- Accurate (±5%) On-Board Oscillator for DPWM Burst-Dimming Frequency (80Hz to 300Hz)
- Device Supply Undervoltage Lockout
- Inverter Supply Undervoltage and Overvoltage Lockouts
- Soft-Start on Burst-Dimming Minimizes Audible Transformer Noise
- Strike Frequency Boost
- 100% to < 10% Dimming Range
- Low Cost
- Single-Supply Operation Range: 4.5V to 5.5V
- Temperature Range: -40°C to +85°C
- 16-Pin SO Package (150 mils)

Ordering Information

<table>
<thead>
<tr>
<th>PART</th>
<th>CONFIGURATION</th>
<th>TEMP RANGE</th>
<th>DIMMING FREQUENCY RANGE (Hz)</th>
<th>PIN-PACKAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>DS3991Z+PP</td>
<td>Push-Pull</td>
<td>-40°C to +85°C</td>
<td>80 to 300</td>
<td>16 SO (150 mils)</td>
</tr>
<tr>
<td>DS3991Z+T&amp;R/PP</td>
<td>Push-Pull</td>
<td>-40°C to +85°C</td>
<td>80 to 300</td>
<td>16 SO (150 mils)</td>
</tr>
<tr>
<td>DS3991Z+HB</td>
<td>Half-Bridge</td>
<td>-40°C to +85°C</td>
<td>80 to 300</td>
<td>16 SO (150 mils)</td>
</tr>
<tr>
<td>DS3991Z+T&amp;R/HB</td>
<td>Half-Bridge</td>
<td>-40°C to +85°C</td>
<td>80 to 300</td>
<td>16 SO (150 mils)</td>
</tr>
</tbody>
</table>

+ Denotes a lead-free package.
T&R = Tape and reel.

Pin Configuration

Typical Operating Circuits appear at end of data sheet.
Low-Cost CCFL Controller

ABSOLUTE MAXIMUM RATINGS

Voltage Range on VCC Relative to Ground ..........-0.5V to +6.0V
Voltage Range on Any Lead
Other than VCC ..............................................-0.5V to (VCC + 0.5V), not to exceed +6.0V

Operating Temperature Range ..........................-40°C to +85°C
Storage Temperature .................................-55°C to +125°C
Soldering Temperature ..............................Refer to the J-STD-020 Specification.

Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

RECOMMENDED OPERATING CONDITIONS

(TA = -40°C to +85°C.)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>VCC</td>
<td>(Note 1)</td>
<td>4.5</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Input Logic 1</td>
<td>VIH</td>
<td></td>
<td>2.2</td>
<td>V cc + 0.3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Input Logic 0</td>
<td>VIL</td>
<td></td>
<td>-0.3</td>
<td>+0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>BRIGHT, SVML, SVMH Voltage Range</td>
<td>VR A</td>
<td></td>
<td>-0.3</td>
<td>V cc + 0.3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>LCM and OVD Voltage Range</td>
<td>VR C</td>
<td>(Note 2)</td>
<td>-0.3</td>
<td>V cc + 0.3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Gate-Driver Output Charge Loading</td>
<td>QG</td>
<td></td>
<td>20</td>
<td>nC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOSC and POSC Loading</td>
<td>C OSC</td>
<td></td>
<td>20</td>
<td>pF</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

ELECTRICAL CHARACTERISTICS

(VCC = +4.5V to 5.5V, TA = -40°C to +85°C.)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Current</td>
<td>ICC</td>
<td>GA, GB loaded with 300pF</td>
<td>5</td>
<td>10</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Low-Level Output Voltage (GA, GB)</td>
<td>VDL</td>
<td>IOL = 4mA</td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>High-Level Output Voltage (GA, GB)</td>
<td>VOH</td>
<td>IOH = -1mA</td>
<td>2.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>UVLO Threshold: VCC Rising</td>
<td>VUVLDR</td>
<td></td>
<td>4.3</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>UVLO Threshold: VCC Falling</td>
<td>VUVLDF</td>
<td></td>
<td>3.7</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>UVLO Hysteresis</td>
<td>VUVLOH</td>
<td></td>
<td>100</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SVML Falling Threshold</td>
<td>VSVMLT</td>
<td></td>
<td>1.94</td>
<td>2.00</td>
<td>2.06</td>
<td>V</td>
</tr>
<tr>
<td>SVMH Rising Threshold</td>
<td>VSVMH T</td>
<td></td>
<td>1.94</td>
<td>2.00</td>
<td>2.06</td>
<td>V</td>
</tr>
<tr>
<td>SVML and SVMH Hysteresis</td>
<td>VSVMH</td>
<td></td>
<td>150</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LCM and OVD DC Bias Voltage</td>
<td>VDCB</td>
<td></td>
<td>1.35</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LCM and OVD Input Resistance</td>
<td>RDCB</td>
<td></td>
<td>50</td>
<td>kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lamp-Off Threshold</td>
<td>VLOT</td>
<td>(Note 3)</td>
<td>1.65</td>
<td>1.75</td>
<td>1.85</td>
<td>V</td>
</tr>
<tr>
<td>Lamp Overcurrent Threshold</td>
<td>VLOCT</td>
<td>(Note 3)</td>
<td>3.25</td>
<td>3.35</td>
<td>3.45</td>
<td>V</td>
</tr>
</tbody>
</table>
Low-Cost CCFL Controller

ELECTRICAL CHARACTERISTICS (continued)

(VCC = +4.5V to 5.5V, TA = -40°C to +85°C.)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Lamp Regulation Threshold</td>
<td>V_LRT</td>
<td>(Note 3)</td>
<td>2.29</td>
<td>2.35</td>
<td>2.41</td>
<td>V</td>
</tr>
<tr>
<td>OVD Threshold</td>
<td>V_OVDT</td>
<td>(Note 3)</td>
<td>2.25</td>
<td>2.35</td>
<td>2.45</td>
<td>V</td>
</tr>
<tr>
<td>Lamp Frequency</td>
<td>LFOSC</td>
<td></td>
<td>40</td>
<td>80</td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>Lamp Frequency Tolerance</td>
<td>LF_TOL</td>
<td>LOSC resistor ±0.1% over temperature; measured from 0°C to +85°C</td>
<td>-5</td>
<td>+5</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>Burst-Dimming PWM Frequency</td>
<td>PF_OSCI</td>
<td></td>
<td>80</td>
<td>300</td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td>Burst-Dimming PWM Frequency Tolerance</td>
<td>PF_TOL</td>
<td>POSC resistor ±0.1% over temperature</td>
<td>-5</td>
<td>+5</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>BRIGHT Voltage: Minimum Brightness</td>
<td>V_BMIN</td>
<td>SLOPE = 0</td>
<td>0</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SLOPE = 1</td>
<td>3.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>BRIGHT Voltage: Maximum Brightness</td>
<td>V_BMAX</td>
<td>SLOPE = 0</td>
<td>3.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Gate-Driver Output Rise/Fall</td>
<td>t_{RF}</td>
<td>CL = 600pF</td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

Note 1: All voltages are referenced to ground unless otherwise noted. Currents into the IC are positive; currents out of the IC are negative.

Note 2: During fault conditions, if AC-coupled, LCM and OVD can go below ground by up to 1V for up to 1s.

Note 3: Threshold voltage includes the DC bias-voltage offset.

Typical Operating Characteristics

(VCC = 5.0V, TA = +25°C, unless otherwise noted.)
Low-Cost CCFL Controller

Typical Operating Characteristics (continued)

(V\textsubscript{CC} = 5.0V, \textit{T\textsubscript{A}} = +25°C, multilamp configuration, unless otherwise noted.)
Low-Cost CCFL Controller

Typical Operating Characteristics (continued)

(V\text{CC} = 5.0\text{V}, T_A = +25^\circ\text{C}, single-lamp configuration, unless otherwise noted.)

HALF-BRIDGE NORMAL OPERATION,
20\mu\text{s}

HALF-BRIDGE SOFT-START
AT V_{INV} = 12.5\text{V}

HALF-BRIDGE LAMP STRIKE,
EXPANDED VIEW

HALF-BRIDGE BURST DIMMING
AT 166Hz, 10%

HALF-BRIDGE BURST DIMMING
AT 166Hz, 50%
# Low-Cost CCFL Controller

## Pin Description

<table>
<thead>
<tr>
<th>PIN</th>
<th>NAME</th>
<th>I/O</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>SLOPE</td>
<td>I</td>
<td>BRIGHT Slope Select. This digital input determines the slope of the BRIGHT input when an analog DC voltage is used to control lamp brightness (PWM_EN = 0). SLOPE = 0: positive slope (0V = minimum brightness, 3.3V = 100% brightness). SLOPE = 1: negative slope (0V = 100% brightness, 3.3V = minimum brightness).</td>
</tr>
<tr>
<td>2, 3, 4</td>
<td>VCC</td>
<td>—</td>
<td>Connect to Voltage Supply. These pins should be connected to the voltage supply pin, VCC.</td>
</tr>
<tr>
<td>5</td>
<td>LOSC</td>
<td>O</td>
<td>Lamp Oscillator Resistor Adjust. A resistor (RLOSC) to ground on this pin sets the frequency of the lamp oscillator (FLOSC). (RLOSC x FLOSC = 4.0E9).</td>
</tr>
<tr>
<td>6</td>
<td>POSC/PWM</td>
<td>O/I</td>
<td>Burst-Dimming PWM Oscillator Resistor Adjust/PWM Digital Input. If PWM_EN = 0, a resistor (RPOSC) to ground on this pin sets the frequency (FPOSC) of the burst-dimming PWM oscillator (RPOSC x FPOSC = 4.0E6). If PWM_EN = 1, a digital 80Hz to 300Hz PWM signal at this input controls the lamp brightness.</td>
</tr>
<tr>
<td>7</td>
<td>BRIGHT</td>
<td>I</td>
<td>Lamp-Brightness Control. If PWM_EN = 0, a 0V to 3.3V analog DC voltage at this input controls the brightness of the lamp.</td>
</tr>
<tr>
<td>8</td>
<td>PWM_EN</td>
<td>I</td>
<td>PWM Lamp-Brightness Control Enable. This digital input determines whether the BRIGHT or POSC/PWM input is used to control lamp brightness. PWM_EN = 0 = PWM disabled (analog DC voltage applied at the BRIGHT input). PWM_EN = 1 = PWM enabled (digital PWM signal applied at the POSC/PWM input).</td>
</tr>
<tr>
<td>9</td>
<td>GA</td>
<td>O</td>
<td>MOSFET Gate Drive A. Drives a logic-level power MOSFET.</td>
</tr>
<tr>
<td>10</td>
<td>GB</td>
<td>O</td>
<td>MOSFET Gate Drive B. Drives a logic-level power MOSFET.</td>
</tr>
<tr>
<td>11</td>
<td>LCM</td>
<td>I</td>
<td>Lamp Current Monitor Input. Lamp current is monitored by a resistor placed in series with the low-voltage side of the lamp.</td>
</tr>
<tr>
<td>12</td>
<td>OVD</td>
<td>I</td>
<td>Overvoltage Detection Input. Lamp voltage is monitored by a capacitor divider placed on the high-voltage side of the lamp.</td>
</tr>
<tr>
<td>13</td>
<td>GND</td>
<td>—</td>
<td>Signal Ground</td>
</tr>
<tr>
<td>14</td>
<td>VCC</td>
<td>—</td>
<td>Voltage Supply, 4.5V to 5.5V</td>
</tr>
<tr>
<td>15</td>
<td>SVMH</td>
<td>I</td>
<td>Supply Voltage Monitor High. The DC inverter-supply voltage is monitored by an external resistor divider. The resistor-divider should be set such that it provides 2V at this pin for the maximum allowable range of the DC inverter supply. Pulling this input above 2V turns the lamps off and resets the controller. Connect to GND if not used.</td>
</tr>
<tr>
<td>16</td>
<td>SVML</td>
<td>I</td>
<td>Supply Voltage Monitor Low. The DC inverter-supply voltage is monitored by an external resistor divider. The resistor-divider should be set such that it provides 2V at this pin for the minimum allowable range of the DC inverter supply. Pulling this input below 2V turns the lamps off and resets the controller. Connect to VCC if not used.</td>
</tr>
</tbody>
</table>
Low-Cost CCFL Controller

Main System Block Diagram

DS3991

- VCC (4.5V TO 5.5V)
- SVML SUPPLY VOLTAGE MONITOR LOW
- SVMH SUPPLY VOLTAGE MONITOR HIGH
- LCM LAMP CURRENT MONITOR
- OVD OVERVOLTAGE DETECTION
- GA MOSFET GATE DRIVERS
- GND

VCC (4.5V TO 5.5V)
UVLO
VREF
FAULT HANDLING
CHANNEL FAULT CHANNEL ENABLE
SYSTEM ENABLE/POR
2.0V
2.0V

DS3991

EXTERNAL RESISTOR LAMP FREQUENCY SET
LOSC
PWM_EN
ANALOG LAMP BRIGHTNESS CONTROL (PWM_EN = 0)
PWM LAMP BRIGHTNESS CONTROL (PWM_EN = 1)
EXTERNAL RESISTOR BURST-DIMMING FREQUENCY SET

40kHz TO 80kHz OSCILLATOR (±5%)

PWM_EN
BRIGHT
SLOPE
POS
RAMP GENERATOR
POSITIVE OR NEGATIVE SLOPE SELECT
90Hz TO 300Hz OSCILLATOR (±5%)

MUX
DPWM SIGNAL
80Hz TO 300Hz

DS3991

SUPPLY VOLTAGE MONITOR LOW
SUPPLY VOLTAGE MONITOR HIGH

2.0V

2.0V

FAULT HANDLING
CHANNEL FAULT CHANNEL ENABLE
SYSTEM ENABLE/POR

VCC (4.5V TO 5.5V)
UVLO
VREF

PWM EN = 0
PWM LAMP BRIGHTNESS CONTROL

PWM EN = 1
PWM LAMP BRIGHTNESS CONTROL

POS
RAMP GENERATOR
POSITIVE OR NEGATIVE SLOPE SELECT
90Hz TO 300Hz OSCILLATOR (±5%)

MUX
DPWM SIGNAL
80Hz TO 300Hz
**Low-Cost CCFL Controller**

**Detailed Description**

The DS3991 is available for both push-pull and half-bridge drive topologies. In both drive topologies, the DS3991 drives two logic-level MOSFETs. The DS3991 alternately turns on the two MOSFETs to create the high-voltage AC waveform on the secondary. By varying the duration of the MOSFET turn-on times, the controller is able to accurately control the amount of current flowing through the CCFL lamp. See the Typical Push-Pull Application and Typical Half-Bridge Application figures.

The DS3991 can also drive more than one CCFL lamp per channel. The Typical Push-Pull Application, Multiple Lamps Per Channel and Typical Half-Bridge Application, Multiple Lamps Per Channel figures show an application driving three lamps.

A series resistor on the low-voltage side of the CCFL lamp enables current monitoring. The voltage developed across this resistor is fed to the lamp current monitor (LCM) input on the DS3991. The DS3991 compares the resistor voltage against an internal reference voltage to determine the duty cycle for the MOSFET gates. See the Main System Block Diagram and the CCFL Channel Block Diagram for more information.

**Dimming Control**

The DS3991 uses burst dimming to control the lamp brightness. During the high period of the DPWM cycle, the lamp is driven at the selected lamp frequency (40kHz to 80kHz) as shown in Figure 1. This part of the cycle is also called the burst period because of the lamp-frequency burst that occurs during this time. During the low period of the DPWM cycle, the controller disables the MOSFET gate drivers so the lamp is not driven. This causes the current to stop flowing in the lamp, but the time is short enough to keep the lamp from de-ionizing. Dimming is increased/decreased by adjusting (i.e., modulating) the burst-period duty cycle. At the beginning of each burst-dimming cycle, soft-start slowly ramps the lamp current to reduce the potential to create audible transformer noise.

There are two methods to control the duty cycle and frequency of the burst-dimming DPWM. If the PWM_EN pin is tied low, then the analog-control method is enabled; a 0V to 3.3V analog voltage at the BRIGHT input pin determines the duty cycle of a digital pulse-width modulated (DPWM) signal. The frequency of the DPWM signal is determined by the value of the resistor tied from the POSC pin to ground. The slope of the BRIGHT dimming input is either positive or negative based on whether the SLOPE pin is tied low or high, respectively.
If the PWM_EN pin is tied high, the digital control method is enabled and an external PWM signal between 80Hz and 300Hz is applied at the POSC/PWM pin to set the brightness of the lamp. In the digital control method, the SLOPE and BRIGHT pins are not used.

**Lamp Strike**

On lamp strike, the DS3991 boosts the normal operating lamp frequency by 33%. This is done to increase the voltage created and help ensure that the lamp strikes. Once the controller detects that the lamp has struck, the frequency is returned to the normal lamp frequency.

**Setting the Lamp and DPWM Frequencies Using External Resistors**

Both the lamp and DPWM frequencies are set using external resistors. The resistance required for either frequency can be determined using the following formula:

\[ R_{OSC} = \frac{K}{f_{OSC}} \]

where \( K = 4000k\Omega \times kHz \) for lamp frequency calculations, \( K = 4k\Omega \times kHz \) for DPWM frequency calculations.

**Example:** Select the resistor values to configure the DS3991 to have a 50kHz lamp frequency and a 160Hz DPWM frequency. For the DPWM resistor calculation, \( K = 4k\Omega \times kHz \). For the lamp frequency resistor (\( R_{LOSC} \)) calculation, \( K = 4000k\Omega \times kHz \). The formula above can now be used to calculate the resistor values for \( R_{LOSC} \) and \( R_{POSC} \) as follows:

\[ R_{LOSC} = \frac{4000k\Omega \times kHz}{50kHz} = 80k\Omega \]

\[ R_{POSC} = \frac{4k\Omega \times kHz}{0.160kHz} = 25k\Omega \]

**Supply Monitoring**

The DS3991 has supply-voltage monitors (SVML and SVMH) for the inverter’s DC supply (\( V_{INV} \)) and an undervoltage lockout for the \( V_{CC} \) supply to ensure that voltage levels are adequate for proper operation. The inverter supply is monitored for overvoltage conditions at the SVMH pin and undervoltage conditions at the SVML pin. External resistor-dividers at each SVM input feed into two comparators, both having 2V thresholds (see Figure 2). Using the equation below to determine the resistor values, the SVMH and SVML trip points (\( V_{TRIP} \)) can be customized to shut off the inverter when the inverter supply voltage rises above or drops below specified values.

Operating with the inverter supply at too low of a level can prevent the transformer from reaching the strike voltage and could potentially cause numerous other problems. Operating with the inverter voltage at too high of a level can be damaging to the inverter components. Proper use of the SVMs can prevent these problems. If desired, the high and/or low SVMs can be disabled by connecting the SVMH pin to GND and the SVML pin to \( V_{CC} \).

\[ V_{TRIP} = 2.0 \times \left( \frac{R_1 + R_2}{R_1} \right) \]

The SVMH and SVML are high-impedance inputs and noise on the inverter supply can cause the monitors to inadvertently trigger even though the inputs contain hysteresis. The user may wish to add a lowpass filter to reduce the noise present at the SVMH and SVML inputs.

The \( V_{CC} \) monitor is a 5V supply undervoltage lockout (UVLO) that prevents operation when the DS3991 does not have adequate voltage for its analog circuitry to operate or to drive the external MOSFETs. The \( V_{CC} \) monitor features hysteresis to prevent \( V_{CC} \) noise from
**Low-Cost CCFL Controller**

![DS3991 Circuit Diagram](image)

Figure 2. Setting the SVML and SVMH Threshold Voltages

---

The DS3991 provides extensive fault monitoring. It can detect open-lamp, lamp overcurrent, failure to strike, and overvoltage conditions. Figure 3 shows a flowchart of how the DS3991 controls and monitors each lamp. The steps are as follows:

1. **DEVICE AND INVERTER SUPPLIES AT PROPER LEVELS?**
   - **YES**
   - **NO**

2. **LAMP OVERCURRENT (INSTANTANEOUS)**
   - **STOP**

3. **LAMP STRIKE TIMEOUT (65,536 LAMP CYCLES)**

4. **OVERVOLTAGE (64 LAMP CYCLES)**
   - **RETURN TO LAMP STRIKE**

5. **LAMP-OUT TIMEOUT (65,536 LAMP CYCLES)**
   - **RETURN TO LAMP STRIKE**

6. **IF LAMP REGULATION THRESHOLD IS MET**
   - **RUN LAMP (REGULATE LAMP CURRENT BOUNDED BY LAMP VOLTAGE)**

7. **LAMP STRIKE TIMEOUT (65,536 LAMP CYCLES)**

8. **OVERVOLTAGE (64 LAMP CYCLES)**
   - **RETURN TO LAMP STRIKE**

9. **LAMP-OUT TIMEOUT (65,536 LAMP CYCLES)**
   - **RETURN TO LAMP STRIKE**

**Fault Monitoring**

The lamps do not turn on unless the DS3991 supply voltage is > 4.5V and the voltage at the supply-voltage monitor low (SVML) input is > 2V and the supply-voltage monitor high (SVMH) input is < 2V.

When both the DS3991 and the DC inverter supplies are at acceptable levels, the DS3991 attempts to strike the lamps. The DS3991 slowly ramps up the MOSFET gate duty cycle until the lamp strikes. The controller detects

causing spurious operation when \( V_{CC} \) is near the trip point. This monitor cannot be disabled by any means.
that the lamp has struck by detecting current flow in the lamp. If during the strike ramp, the maximum allowable voltage is reached, the controller stops increasing the MOSFET gate duty cycle to keep from overstressing the system. The DS3991 goes into a fault-handling state if the lamp has not struck after 65,536 lamp cycles. If an overvoltage event is detected during the strike attempt, the DS3991 disables the MOSFET gate drivers and goes into the fault handling state.

Once the lamp is struck, the DS3991 moves to the run-lamp stage. In the run-lamp stage, the DS3991 adjusts the MOSFET gate duty cycle to optimize the lamp current. The gate duty cycle is always constrained to keep the system from exceeding the maximum allowable lamp voltage. If lamp current ever drops below the lamp-out reference point for 65,536 lamp cycles, the lamp is considered extinguished. In this case the MOSFET gate drivers are disabled and the device moves to the fault-handling stage.

In the case of a lamp overcurrent, the DS3991 instantaneously declares the controller to be in a fault state. If the DS3991 goes into the fault state, the DS3991 shuts down. Once a fault state is entered, the controller remains in that state until one of the following occurs:

- $V_{CC}$ drops below the UVLO threshold
- SVML input drops below 2.0V
- SVMH input goes above 2.0V

### Applications Information

#### Component Selection

External component selection has a large impact on the overall system performance and cost. The two most important external components are the transformers and MOSFETs.

The transformer should be able to operate in the 40kHz to 80kHz frequency range of the DS3991, and the turns ratio should be selected so the MOSFET drivers run at 28% to 35% duty cycle during steady-state operation. The transformer must be able to withstand the high open-circuit voltage that is used to strike the lamp. Additionally, its primary/secondary resistance and inductance characteristics must be considered because they contribute significantly to determining the efficiency and transient response of the system. Table 1 shows a transformer specification that has been utilized for a 12V inverter supply, 438mm x 2.2mm lamp design.

The MOSFETs must have a threshold voltage that is low enough to work with logic-level signals, a low on-resistance to maximize efficiency and limit the MOSFET’s power dissipation, and a breakdown voltage high enough to handle the transient. For push-pull topologies, the breakdown voltage of the MOSFETs should be a minimum of 3x the inverter voltage supply. Additionally, the total gate charge must be less than $Q_G$, which is specified in the Recommended Operating Conditions table.

### Table 1. Transformer Specifications (as used in the Typical Operating Circuits)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Turns Ratio (Secondary/Primary) Push-Pull Type</td>
<td>(Notes 1, 2, 3)</td>
<td>40</td>
<td>80</td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>Frequency</td>
<td></td>
<td>40</td>
<td>80</td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>Output Power</td>
<td></td>
<td>6</td>
<td>8</td>
<td></td>
<td>W</td>
</tr>
<tr>
<td>Output Current</td>
<td></td>
<td>5</td>
<td>8</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Primary DCR Center tap to one end</td>
<td></td>
<td>200</td>
<td>8</td>
<td></td>
<td>mAΩ</td>
</tr>
<tr>
<td>Secondary DCR</td>
<td></td>
<td>500</td>
<td>8</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>Primary Leakage</td>
<td></td>
<td>12</td>
<td></td>
<td></td>
<td>μH</td>
</tr>
<tr>
<td>Secondary Leakage</td>
<td></td>
<td>185</td>
<td></td>
<td></td>
<td>μH</td>
</tr>
<tr>
<td>Primary Inductance</td>
<td></td>
<td>70</td>
<td></td>
<td></td>
<td>μH</td>
</tr>
<tr>
<td>Secondary Inductance</td>
<td></td>
<td>500</td>
<td></td>
<td></td>
<td>μH</td>
</tr>
<tr>
<td>Secondary Output Voltage Continuous (min)</td>
<td></td>
<td>1000 ms</td>
<td>2000</td>
<td></td>
<td>VRMS</td>
</tr>
<tr>
<td>Secondary Output Voltage Continuous</td>
<td></td>
<td>1000</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note 1:** Primary should be bifilar wound with center-tap connection.

**Note 2:** Turns ratio is defined as secondary winding divided by the sum of both primary windings.

**Note 3:** This is the nominal turns ratio for driving a 438mm x 2.2mm lamp with a 12V supply. Refer to Application Note 3375 for more information on push-pull type applications.
Low-Cost CCFL Controller

Typical Operating Circuits

Typical Push-Pull Application
Low-Cost CCFL Controller

Typical Operating Circuits (continued)

Typical Half-Bridge Application
Low-Cost CCFL Controller

Typical Operating Circuits (continued)

Typical Push-Pull Application, Multiple Lamps Per Channel
Low-Cost CCFL Controller

Typical Operating Circuits (continued)

Typical Half-Bridge Application, Multiple Lamps Per Channel
**Low-Cost CCFL Controller**

**Power-Supply Decoupling**

To achieve best results, it is highly recommended that a decoupling capacitor be used on pin 14, the IC power-supply pin. Typical values of decoupling capacitors are 0.01µF or 0.1µF. Use a high-quality, ceramic, surface-mount capacitor, and mount it as close as possible to the VCC and GND pins of the IC to minimize lead inductance. Pins 2, 3, and 4 require connection to supply voltage (VCC) but do not require any additional decoupling.

**Package Information**


<table>
<thead>
<tr>
<th>PACKAGE TYPE</th>
<th>DOCUMENT NO.</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>16 SO (150 mils)</td>
<td>56-G2008-001</td>
<td></td>
</tr>
</tbody>
</table>

**Revision History**

<table>
<thead>
<tr>
<th>REVISION NUMBER</th>
<th>REVISION DATE</th>
<th>DESCRIPTION</th>
<th>PAGES CHANGED</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1/08</td>
<td>Initial release.</td>
<td>—</td>
</tr>
<tr>
<td>1</td>
<td>2/08</td>
<td>Updated ordering inform</td>
<td>1</td>
</tr>
</tbody>
</table>

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.