## **General Description**

The MAX5174/MAX5176 low-power, serial, voltage-output, 12-bit digital-to-analog converters (DACs) feature a precision output amplifier in a space-saving 16-pin QSOP package. The MAX5174 operates from a single +5V supply, and the MAX5176 operates from a single +3V supply. Both devices draw only 280µA of supply current, which reduces to 1µA in shutdown. In addition, the programmable power-up reset feature allows for a user-selectable output voltage state of either 0 or midscale.

The 3-wire, digital, serial interface is compatible with SPI<sup>™</sup>/QSPI<sup>™</sup>, and MICROWIRE<sup>™</sup> standards. An input register followed by a DAC register provides a doublebuffered input, allowing the input and DAC registers to be updated independently or simultaneously with a 16bit serial word. Additional features include software and hardware shutdown, shutdown lockout, a hardware clear pin, and a reference input capable of accepting DC and offset AC signals. These devices provide a programmable digital output pin for added functionality and a serial-data output pin for daisy-chaining. All logic inputs are TTL/CMOS compatible and are internally buffered with Schmitt triggers to allow direct interfacing to optocouplers.

The MAX5174/MAX5176 incorporate a proprietary onchip circuit that keeps the output voltage virtually "glitch free," limiting the glitches to a few millivolts during power-up.

Both devices are available in 16-pin QSOP packages and are specified for the extended (-40°C to +85°C) temperature range. The MAX5170/MAX5172 are pincompatible 14-bit upgrades to the MAX5174/MAX5176. For 100% pin-compatible DACs with internal reference, see the 13-bit MAX5130/MAX5131 and the 12-bit MAX5120/MAX5121 data sheets.

### **Applications**

Industrial Process Controls Digital Offset and Gain Adjustment Motion Control Automatic Test Equipment (ATE) Remote Industrial Controls µP-Controlled Systems

#### Functional Diagram appears at end of data sheet.

SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corp. Rail-to-Rail is a registered trademark of Nippon Motorola, Ltd.

# 

### \_\_\_Features

- + ±1 LSB INL
- 1µA Shutdown Current
- Glitch Free" Output Voltage at Power-Up
- Single-Supply Operation +5V (MAX5174) +3V (MAX5176)
- Full-Scale Output Range +2.048V (MAX5176, VREF = +1.25V) +4.096V (MAX5174, VREF = +2.5V)
- ♦ Rail-to-Rail<sup>®</sup> Output Amplifier
- Adjustable Output Offset
- Low THD (-80dB) in Multiplying Operation
- SPI/QSPI/MICROWIRE-Compatible 3-Wire Serial Interface
- Programmable Shutdown Mode and Power-Up Reset
- ♦ Buffered Output Capable of Driving 5kΩ || 100pF Loads
- User-Programmable Digital Output Pin Allows Serial Control of External Components
- 14-Bit Upgrades Available (MAX5170/MAX5172)

### \_Ordering Information

| PART        | TEMP. RANGE    | PIN-PACKAGE | INL<br>(LSB) |
|-------------|----------------|-------------|--------------|
| MAX5174AEEE | -40°C to +85°C | 16 QSOP     | ±1           |
| MAX5174BEEE | -40°C to +85°C | 16 QSOP     | ±2           |
| MAX5176AEEE | -40°C to +85°C | 16 QSOP     | ±2           |
| MAX5176BEEE | -40°C to +85°C | 16 QSOP     | ±4           |

## Pin Configuration



\_ Maxim Integrated Products 1

For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800. For small orders, phone 1-800-835-8769.

### ABSOLUTE MAXIMUM RATINGS

| V <sub>DD</sub> to AGND, DGND |                                           |
|-------------------------------|-------------------------------------------|
| AGND to DGND                  | 0.3V to +0.3V                             |
| Digital Inputs to DGND        | 0.3V to +6.0V                             |
| DOUT, UPO to DGND             | 0.3V to (V <sub>DD</sub> + 0.3V)          |
| OUT, REF to AGND              | 0.3V to (V <sub>DD</sub> + 0.3V)          |
| OS to AGND                    | (AGND - 4.0V) to (V <sub>DD</sub> + 0.3V) |
| Maximum Current into Any Pin  | 50mA                                      |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS—MAX5174**

 $(V_{DD} = +5V \pm 10\%, V_{REF} = 2.5V, OS = AGND = DGND, R_L = 5k\Omega, C_L = 100pF$  referenced to ground, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.)

| PARAMETER                                | SYMBOL           | CONDITIONS                                                                   | MIN                  | TYP   | MAX                   | UNITS  |
|------------------------------------------|------------------|------------------------------------------------------------------------------|----------------------|-------|-----------------------|--------|
| STATIC PERFORMANCE                       |                  |                                                                              |                      |       |                       | 1      |
| Resolution                               |                  |                                                                              | 12                   |       |                       | Bits   |
|                                          | INU              | MAX5174A                                                                     |                      |       | ±1                    |        |
| Integral Nonlinearity (Note 1)           | INL              | MAX5174B                                                                     |                      |       | ±2                    | LSB    |
| Differential Nonlinearity                | DNL              |                                                                              |                      |       | ±1                    | LSB    |
| Offset Error (Note 2)                    | Vos              |                                                                              |                      |       | ±10                   | mV     |
| Gain Error                               | GE               | $R_L = \infty$                                                               |                      | -0.6  | ±4                    | LSB    |
| Galifeitoi                               | GE               | $R_L = 5k\Omega$                                                             |                      | -1.6  | ±8                    | LSD    |
| Power-Supply Rejection Ratio             | PSRR             |                                                                              |                      | 10    | 120                   | μV/V   |
| Output Noise Voltage                     |                  | f = 100kHz                                                                   |                      | 1     |                       | LSBp-p |
| Output Thermal Noise Density             |                  |                                                                              |                      | 80    |                       | nV/√Hz |
| REFERENCE                                |                  |                                                                              |                      |       |                       |        |
| Reference Input Range                    | VREF             |                                                                              | 0                    |       | V <sub>DD</sub> - 1.4 | V      |
| Reference Input Resistance               | Rref             |                                                                              | 18                   |       |                       | kΩ     |
| MULTIPLYING-MODE PERFOR                  | MANCE            |                                                                              |                      |       |                       |        |
| Reference -3dB Bandwidth                 |                  | $V_{REF} = 0.5Vp-p + 1.5V_{DC}$ , slew-rate limited                          |                      | 350   |                       | kHz    |
| Reference Feedthrough                    |                  | $V_{REF} = 3.6Vp-p + 1.8V_{DC}$ , f = 1kHz,<br>code = all 0s                 |                      | -80   |                       | dB     |
| Signal-to-Noise Plus Distortion<br>Ratio | SINAD            | V <sub>REF</sub> = 2Vp-p + 1.5V <sub>DC</sub> , f = 10kHz,<br>code = FFF hex |                      | 82    |                       | dB     |
| DIGITAL INPUTS                           |                  |                                                                              |                      |       |                       |        |
| Input High Voltage                       | Vih              |                                                                              | 3                    |       |                       | V      |
| Input Low Voltage                        | VIL              |                                                                              |                      |       | 0.8                   | V      |
| Input Hysteresis                         | V <sub>HYS</sub> |                                                                              |                      | 200   |                       | mV     |
| Input Leakage Current                    | lin              | VIN = 0 or VDD                                                               |                      | 0.001 | ±1                    | μA     |
| Input Capacitance                        | CIN              |                                                                              |                      | 8     |                       | рF     |
| DIGITAL OUTPUTS                          |                  |                                                                              |                      |       |                       |        |
| Output High Voltage                      | VOH              | ISOURCE = 2mA                                                                | V <sub>DD</sub> - 0. | 5     |                       | V      |
| Output Low Voltage                       | Vol              | I <sub>SINK</sub> = 2mA                                                      |                      | 0.13  | 0.4                   | V      |

## ELECTRICAL CHARACTERISTICS—MAX5174 (continued)

 $(V_{DD} = +5V \pm 10\%, V_{REF} = 2.5V, OS = AGND = DGND, R_L = 5k\Omega, C_L = 100pF$  referenced to ground, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.)

| PARAMETER                                          | SYMBOL           | CONDITIONS                                                                                | MIN | TYP  | MAX             | UNITS |
|----------------------------------------------------|------------------|-------------------------------------------------------------------------------------------|-----|------|-----------------|-------|
| DYNAMIC PERFORMANCE                                |                  | -                                                                                         |     |      |                 | 1     |
| Voltage Output Slew Rate                           | SR               |                                                                                           |     | 0.6  |                 | V/µs  |
| Output Settling Time                               |                  | To ±0.5LSB, from 10mV to full-scale                                                       |     | 18   |                 | μs    |
| Output Voltage Swing (Note 3)                      |                  |                                                                                           | 0   |      | V <sub>DD</sub> | V     |
| OS Pin Input Resistance                            |                  |                                                                                           | 80  | 120  |                 | kΩ    |
| Time Required to Exit Shutdown                     |                  |                                                                                           |     | 40   |                 | μs    |
| Digital Feedthrough                                |                  | $\overline{CS}$ = V <sub>DD</sub> , f <sub>SCLK</sub> = 100kHz, V <sub>SCLK</sub> = 5Vp-p |     | 1    |                 | nV-s  |
| POWER SUPPLIES                                     |                  |                                                                                           | -1  |      |                 | Ľ     |
| Positive Supply Voltage                            | Vdd              |                                                                                           | 4.5 |      | 5.5             | V     |
| Power-Supply Current (Note 4)                      | IDD              |                                                                                           |     | 0.35 | 0.4             | mA    |
| Shutdown Current (Note 4)                          |                  |                                                                                           |     | 1    | 10              | μA    |
| TIMING CHARACTERISTICS                             |                  |                                                                                           |     |      |                 |       |
| SCLK Clock Period                                  | tCP              |                                                                                           | 100 |      |                 | ns    |
| SCLK Pulse Width High                              | tсн              |                                                                                           | 40  |      |                 | ns    |
| SCLK Pulse Width Low                               | tcl              |                                                                                           | 40  |      |                 | ns    |
| CS Fall to SCLK Rise Setup<br>Time                 | tcss             |                                                                                           | 40  |      |                 | ns    |
| SCLK Rise to $\overline{\text{CS}}$ Rise Hold Time | tсsн             |                                                                                           | 0   |      |                 | ns    |
| SDI Setup Time                                     | tDS              |                                                                                           | 40  |      |                 | ns    |
| SDI Hold Time                                      | t <sub>DH</sub>  |                                                                                           | 0   |      |                 | ns    |
| SCLK Rise to DOUT Valid<br>Propagation Delay       | t <sub>DO1</sub> | C <sub>LOAD</sub> = 200pF                                                                 |     |      | 80              | ns    |
| SCLK Fall to DOUT Valid<br>Propagation Delay       | t <sub>DO2</sub> | C <sub>LOAD</sub> = 200pF                                                                 |     |      | 80              | ns    |
| SCLK Rise to CS Fall Delay                         | tcs0             |                                                                                           | 10  |      |                 | ns    |
| CS Rise to SCLK Rise Hold Time                     | tcs1             |                                                                                           | 40  |      |                 | ns    |
| CS Pulse Width High                                | tcsw             |                                                                                           | 100 |      |                 | ns    |

# **ELECTRICAL CHARACTERISTICS—MAX5176**

 $(V_{DD} = +2.7V \text{ to } +3.6V, V_{REF} = 1.25V, OS = AGND = DGND, R_L = 5k\Omega, C_L = 100pF$  referenced to ground, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C).

| PARAMETER                                | SYMBOL           | CONDITIONS                                                           | MIN                   | TYP   | MAX       | UNITS  |
|------------------------------------------|------------------|----------------------------------------------------------------------|-----------------------|-------|-----------|--------|
| STATIC PERFORMANCE                       |                  | 1                                                                    | 1                     |       |           | 1      |
| Resolution                               |                  |                                                                      | 12                    |       |           | Bits   |
| Integral Nonlinearity (Note E)           | INL              | MAX5176A                                                             |                       |       | ±2        | LSB    |
| Integral Nonlinearity (Note 5)           | IINL             | MAX5176B                                                             |                       |       | ±4        | LSD    |
| Differential Nonlinearity                | DNL              |                                                                      |                       |       | ±1        | LSB    |
| Offset Error (Note 2)                    | Vos              |                                                                      |                       |       | ±10       | mV     |
| Gain Error                               | GE               | R <sub>L</sub> = ∞                                                   |                       | -0.6  | ±4        | LSB    |
| Gainenoi                                 | GE               | $R_L = 5k\Omega$                                                     |                       | -1.6  | ±8        | LJD    |
| Power-Supply Rejection Ratio             | PSRR             |                                                                      |                       | 10    | 120       | μV/V   |
| Output Noise Voltage                     |                  | f = 100kHz                                                           |                       | 2     |           | LSBp-p |
| Output Thermal Noise Density             |                  |                                                                      |                       | 80    |           | nV/√Hz |
| REFERENCE                                |                  |                                                                      |                       |       |           |        |
| Reference Input Range                    | Vref             |                                                                      | 0                     |       | VDD - 1.4 | V      |
| Reference Input Resistance               | R <sub>REF</sub> |                                                                      | 18                    |       |           | kΩ     |
| MULTIPLYING-MODE PERFOR                  | RMANCE           |                                                                      |                       |       |           |        |
| Reference -3dB Bandwidth                 |                  | V <sub>REF</sub> = 0.5Vp-p + 0.75V <sub>DC</sub> , slew-rate limited |                       | 350   |           | kHz    |
| Reference Feedthrough                    |                  | $V_{REF} = 1.6Vp-p + 0.8V_{DC}$ , f = 1kHz,<br>code = all 0s         |                       | -80   |           | dB     |
| Signal-to-Noise Plus Distortion<br>Ratio | SINAD            | $V_{REF} = 0.6Vp-p + 0.9V_{DC}$ , f = 10kHz,<br>code = FFF hex       |                       | 78    |           | dB     |
| DIGITAL INPUT                            |                  |                                                                      |                       |       |           |        |
| Input High Voltage                       | VIH              |                                                                      | 2.2                   |       |           | V      |
| Input Low Voltage                        | VIL              |                                                                      |                       |       | 0.8       | V      |
| Input Hysteresis                         | VHYS             |                                                                      |                       | 200   |           | mV     |
| Input Leakage Current                    | liN              | V <sub>IN</sub> = 0 or V <sub>DD</sub>                               |                       | 0.001 | ±1        | μΑ     |
| Input Capacitance                        | CIN              |                                                                      |                       | 8     |           | рF     |
| DIGITAL OUTPUT                           | - I              |                                                                      |                       |       |           |        |
| Output High Voltage                      | VOH              | Isource = 2mA                                                        | V <sub>DD</sub> - 0.5 | 5     |           | V      |
| Output Low Voltage                       | Vol              | I <sub>SINK</sub> = 2mA                                              |                       | 0.13  | 0.4       | V      |

## ELECTRICAL CHARACTERISTICS—MAX5176 (continued)

 $(V_{DD} = +2.7V \text{ to } +3.6V, V_{REF} = 1.25V, OS = AGND = DGND, R_L = 5k\Omega, C_L = 100pF$  referenced to ground, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C).

| PARAMETER                                          | SYMBOL          | CONDITIONS                                                                                                    | MIN | TYP  | MAX             | UNITS |
|----------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------|-----|------|-----------------|-------|
| DYNAMIC PERFORMANCE                                | I               |                                                                                                               | 1   |      |                 | 1     |
| Voltage Output Slew Rate                           | SR              |                                                                                                               |     | 0.6  |                 | V/µs  |
| Output Settling Time                               |                 | To ±0.5LSB, from 10mV to full-scale                                                                           |     | 18   |                 | μs    |
| Output Voltage Swing (Note 3)                      |                 |                                                                                                               | 0   |      | V <sub>DD</sub> | V     |
| OS Pin Input Resistance                            |                 |                                                                                                               | 80  | 120  |                 | kΩ    |
| Time Required to Exit Shutdown                     |                 |                                                                                                               |     | 40   |                 | μs    |
| Digital Feedthrough                                |                 | $\overline{\text{CS}}$ = V <sub>DD</sub> , DIN = 50kHz; f <sub>SCLK</sub> = 100kHz, V <sub>SCLK</sub> = 3Vp-p |     | 1    |                 | nV-s  |
| POWER SUPPLIES                                     |                 |                                                                                                               |     |      |                 |       |
| Positive Supply Voltage                            | Vdd             |                                                                                                               | 2.7 |      | 3.6             | V     |
| Power-Supply Current (Note 4)                      | IDD             |                                                                                                               |     | 0.35 | 0.4             | mA    |
| Shutdown Current (Note 4)                          |                 |                                                                                                               |     | 1    | 10              | μA    |
| TIMING CHARACTERISTICS                             |                 |                                                                                                               |     |      |                 |       |
| SCLK Clock Period                                  | tCP             |                                                                                                               | 150 |      |                 | ns    |
| SCLK Pulse Width High                              | tсн             |                                                                                                               | 75  |      |                 | ns    |
| SCLK Pulse Width Low                               | tcL             |                                                                                                               | 75  |      |                 | ns    |
| CSB Fall to SCLK Rise Setup<br>Time                | tcss            |                                                                                                               | 60  |      |                 | ns    |
| SCLK Rise to $\overline{\text{CS}}$ Rise Hold Time | tсsн            |                                                                                                               | 0   |      |                 | ns    |
| SDI Setup Time                                     | t <sub>DS</sub> |                                                                                                               | 60  |      |                 | ns    |
| SDI Hold Time                                      | tDH             |                                                                                                               | 0   |      |                 | ns    |
| SCLK Rise to DOUT Valid<br>Propagation Delay       | tDO1            | C <sub>LOAD</sub> = 200pF                                                                                     |     |      | 200             | ns    |
| SCLK Fall to DOUT Valid<br>Propagation Delay       |                 | C <sub>LOAD</sub> = 200pF                                                                                     |     |      | 200             | ns    |
| SCLK Rise to CS Fall Delay                         | tcs0            |                                                                                                               | 10  |      |                 | ns    |
| CS Rise to SCLK Rise Hold Time                     | tCS1            |                                                                                                               | 75  |      |                 | ns    |
| CS Pulse Width High                                | tcsw            |                                                                                                               | 150 |      |                 | ns    |
| <u>`</u>                                           |                 |                                                                                                               |     |      |                 |       |

**Note 2:** Offset is measured at the code that comes closest to 10mV.

Note 3: Accuracy is better than 1 LSB for V<sub>OUT</sub> = 10mV to V<sub>DD</sub> - 180mV. Guaranteed by PSR test on end points.

Note 4:  $R_L$  = open and digital inputs are either V<sub>DD</sub> or DGND.

Note 5: INL guaranteed between codes 20 and 4095.

# **Typical Operating Characteristics**

(MAX5174: V<sub>DD</sub> = +5V, V<sub>REF</sub> = 2.5V; MAX5176: V<sub>DD</sub> = +3V, V<sub>REF</sub> = +1.25V; C<sub>L</sub> = 100pF, OS = AGND, code = FFF hex,  $T_A = +25^{\circ}C_1$ , unless otherwise noted.)



MAX5174/MAX5176

6

### Typical Operating Characteristics (continued)

MAX5174/MAX5176

(MAX5174: V<sub>DD</sub> = +5V, V<sub>REF</sub> = 2.5V; MAX5176: V<sub>DD</sub> = +3V, V<sub>REF</sub> = +1.25V; C<sub>L</sub> = 100pF, OS = AGND, code = FFF hex,  $T_A = +25^{\circ}C$ , unless otherwise noted.)



/M/IXI/M

## Typical Operating Characteristics (continued)

(MAX5174:  $V_{DD} = +5V$ ,  $V_{REF} = 2.5V$ ; MAX5176:  $V_{DD} = +3V$ ,  $V_{REF} = +1.25V$ ;  $C_L = 100$  pF, OS = AGND, code = FFF hex,  $T_A = +25^{\circ}$ C, unless otherwise noted.)



MAX5174/MAX5176

## Typical Operating Characteristics (continued)

(MAX5174:  $V_{DD} = +5V$ ,  $V_{REF} = 2.5V$ ; MAX5176:  $V_{DD} = +3V$ ,  $V_{REF} = +1.25V$ ;  $C_L = 100$  pF, OS = AGND, code = FFF hex,  $T_A = +25^{\circ}$ C, unless otherwise noted.)



# Pin Description

| PIN | NAME            | FUNCTION                                                                                                                                          |
|-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | OS              | Offset Adjustment. Connect to AGND for no offset.                                                                                                 |
| 2   | OUT             | Voltage Output. High impedance when in shutdown. The output voltage is limited to V <sub>DD</sub> .                                               |
| 3   | RS              | Reset Mode Select (digital input). Connect to $V_{DD}$ to select midscale reset output voltage. Connect to DGND to select 0 reset output voltage. |
| 4   | PDL             | Power-Down Lockout. (digital input). Connect to $V_{DD}$ to allow shutdown. Connect to DGND to disable software and hardware shutdown.            |
| 5   | CLR             | Clear DAC. (digital input) Clears the DAC to either zero or midscale as determined by RS.                                                         |
| 6   | CS              | Chip-Select Input (digital input). DIN ignored when $\overline{\text{CS}}$ is high.                                                               |
| 7   | DIN             | Serial-Data Input (digital input). Data is clocked in on the rising edge of SCLK.                                                                 |
| 8   | SCLK            | Serial Clock Input (digital input).                                                                                                               |
| 9   | DGND            | Digital Ground                                                                                                                                    |
| 10  | DOUT            | Serial-Data Output                                                                                                                                |
| 11  | UPO             | User-Programmable Output. State is set by the serial input.                                                                                       |
| 12  | SHDN            | Shutdown (digital input). Pulling SHDN high when $\overline{PDL} = V_{DD}$ places the chip in shutdown with a maximum shutdown current of 10µA.   |
| 13  | AGND            | Analog Ground                                                                                                                                     |
| 14  | REF             | Reference Input. Maximum V <sub>REF</sub> is V <sub>DD</sub> - 1.4V.                                                                              |
| 15  | N.C.            | No Connection                                                                                                                                     |
| 16  | V <sub>DD</sub> | Positive Supply. Bypass to AGND with a $4.7\mu$ F capacitor in parallel with a $0.1\mu$ F capacitor.                                              |

## **Detailed Description**

The MAX5174/MAX5176 12-bit, serial, voltage-output DACs operate with a 3-wire serial interface. These devices include a 16-bit shift register and a doublebuffered input composed of an input register and a DAC register (see *Functional Diagram*). In addition, these devices employ a rail-to-rail output amplifier and internal trimmed resistors to provide a gain of +1.638V/V, maximizing the output voltage swing. The MAX5174/MAX5176's offset adjust pin allows for a DC shift in DAC outputs. The DACs are designed with an inverted R-2R ladder network (Figure 1) that produces a weighted voltage proportional to the reference voltage.

#### **Reference Inputs**

The reference input accepts both AC and DC values with a voltage range extending from 0 to  $V_{DD}$  - 1.4V. The following equation represents the resulting output voltage:

$$V_{OUT} = \frac{V_{REF} \cdot N \cdot Gain}{4096}$$

where N is the numeric value of the DAC's binary input code (0 to 4095), V<sub>REF</sub> is the reference voltage, and Gain is the internally set voltage gain (1.638V/V if OS = AGND). The maximum output voltage is V<sub>DD</sub>. The reference pin has a minimum impedance of  $18k\Omega$  and is code dependent.

#### **Output Amplifier**

With OS connected to AGND, the output amplifier employs an internal trimmed resistor-divider, setting the gain to 1.638V/V and minimizing gain error. The output amplifier has a typical slew rate of 0.6V/µs, and settles to ±0.5LSB from a full-scale transition within 18µs when loaded with 5k $\Omega$  in parallel with 100pF. Loads less than 2k $\Omega$  degrade performance. For alternative output amplifier setups, refer to the *Applications Information* section.

#### Shutdown Mode

The MAX5174/MAX5176 feature a software- and hardware-programmable shutdown mode that reduces the typical supply current to 1µA. Enter shutdown by writing the appropriate input-control word as shown in Table 1 or by using the hardware shutdown. In shutdown mode, the reference input and amplifier output both become high impedance, and the serial interface remains active. Data in the input register is saved, allowing the MAX5174/MAX5176 to recall the prior output state when returning to normal operation. Exit shutdown by



Figure 1. Simplified DAC Circuit Diagram

reloading the DAC register from the shift register, by simultaneously loading the input and DAC registers, or by toggling PDL. When returning from shutdown wait 40µs for the output to settle.

#### Power-Down Lockout

Power-down lockout disables the software/hardware shutdown mode. A high-to-low transition on PDL brings the device out of shutdown and returns the output to its previous state.

#### Shutdown

Pulling SHDN high while PDL is high places the MAX5174/MAX5176 in shutdown. Pulling SHDN low will not return the device to normal operation. A high-to-low transition on PDL or an appropriate command from the serial data line (see Table 1 for commands) is required to exit shutdown.

#### Serial-Interface

The MAX5174/MAX5176 3-wire serial interface is compatible with SPI and QSPI (Figure 2), and MICROWIRE (Figure 3) interface standards. The 16-bit serial input word consists of two control bits, 12 bits of data (MSB to LSB), and two sub-bits.

The control bits determine the MAX5174/MAX5176's response as outlined in Table 1. The MAX5174/ MAX5176's digital inputs are double buffered, which allows any of the following:

- Loading the input register without updating the DAC register.
- Updating the DAC register from the input register.
- Updating the input and DAC registers simultaneously.





Figure 2. Connections for SPI and QSPI Standards



Figure 3. Connections for MICROWIRE

The MAX5174/MAX5176 accepts one 16-bit packet or two 8-bit packets sent while  $\overline{\text{CS}}$  remains low. The MAX5174/MAX5176 allow the following to be configured:

- Clock edge on which serial data output (DOUT) is clocked.
- State of the user-programmable logic output.
- Configuration of the reset state.

Specific commands for setting these are shown in Table 1.

The general timing diagram in Figure 4 illustrates how the MAX5174/MAX5176 acquires data.  $\overline{CS}$  must go low at least t<sub>CSS</sub> before the rising edge of the serial clock (SCLK). With  $\overline{CS}$  low, data is clocked into the register on the rising edge of SCLK. The maximum serial clock frequency guaranteed for proper operation is 10MHz for the MAX5174 and 6MHz for the MAX5176. See Figure 5 for a detailed timing diagram of the serial interface.

#### Serial Data Output (DOUT)

The serial-data output (DOUT) is the internal shift register's output and allows for daisy-chaining of multiple devices as well as data readback (see *Applications Information*). By default upon start-up, data shifts out of DOUT on the serial clock's rising edge (Mode 0) and provides a lag of 16 clock cycles, thus maintaining SPI, QSPI, and MICROWIRE compatibility. However, if the device is programmed for Mode 1, then the output data lags DIN by 16.5 clock cycles and is clocked out on the serial clock's rising edge. During shutdown, DOUT retains its last digital state prior to shutdown.

|    | 16-BIT SERIAL WORD |                   | 16-BIT SERIAL WORD |                                                                                                            |  | FUNCTION |
|----|--------------------|-------------------|--------------------|------------------------------------------------------------------------------------------------------------|--|----------|
| C1 | C0                 | D11D0             | S1, S0             | FUNCTION                                                                                                   |  |          |
| 0  | 0                  | 12-bit DAC data   | 0 0                | Load input register; DAC registers are unchanged.                                                          |  |          |
| 0  | 1                  | 12-bit DAC data   | 0.0                | Load input register; DAC registers are updated (start-up DAC with new data).                               |  |          |
| 1  | 0                  | *****             | ХХ                 | Update DAC register from input register (start-up DAC with data previously stored in the input registers). |  |          |
| 1  | 1                  | 0 0 x x xxxx xxxx | ХХ                 | No operation (NOP).                                                                                        |  |          |
| 1  | 1                  | 0 1 x x xxxx xxxx | ХХ                 | Shut down DAC (provided $\overline{PDL} = 1$ ).                                                            |  |          |
| 1  | 1                  | 1 0 0 x xxxx xxxx | ХХ                 | UPO goes low (default).                                                                                    |  |          |
| 1  | 1                  | 1 0 1 x xxxx xxxx | ХХ                 | UPO goes high.                                                                                             |  |          |
| 1  | 1                  | 1 1 0 x xxxx xxxx | ХХ                 | Mode 1, DOUT clocked out on SCLK's rising edge.                                                            |  |          |
| 1  | 1                  | 1 1 1 x xxxx xxxx | ХХ                 | Mode 0, DOUT clocked out on SCLK's falling edge (default).                                                 |  |          |

Table 1. Serial-Interface Programming Commands





Figure 5. Detailed Serial-Interface Timing Diagram

#### User-Programmable Logic Output (UPO)

The user-programmable logic output (UPO) allows control of an external device through the serial interface, thereby reducing the number of microcontroller I/O pins required. During power-down, this output will retain its digital state prior to shutdown. When CLR is pulled low, UPO will reset to its programmed default state. See Table 1 for specific commands to control the UPO.

#### Reset (RS) and Clear (CLR)

The MAX5174/MAX5176 offers a clear pin  $(\overline{CLR})$ , which resets the output voltage. If RS = DGND, then  $\overline{CLR}$  resets the output voltage to 0. If RS = V<sub>DD</sub>, then  $\overline{CLR}$  resets the output voltage to mid-scale. In either case,  $\overline{CLR}$  will reset UPO to its programmed default state.

### **Applications Information**

#### **Unipolar Output**

Figure 6 shows the MAX5174/MAX5176 configured for unipolar, rail-to-rail operation with a gain of 1.638V/V.

Table 2 lists the codes for unipolar output voltages. The output voltage is limited to  $V_{DD}$ . Use the OS pin to introduce an offset voltage as shown in Figure 7 and described in the *Offset and Buffer Configurations* section.

#### **Bipolar Output**

Figure 8 shows the MAX5174/MAX5176 configured for bipolar output operation. The output voltage is given by the following equation (OS = AGND):

$$V_{OUT} = V_{REF} \left(\frac{2 \cdot N}{4096} - 1\right)$$

where N represents the numeric value of the DAC's binary input code and  $V_{REF}$  is the voltage of the external reference. Table 3 shows digital codes and the corresponding output voltage for Figure 8's circuit.





Figure 6. Unipolar Output Circuit (Rail-to-Rail)



Figure 7. Setting OS for Output Offset



Figure 8. Bipolar Output Circuit

### Offset and Buffer Configurations

The simple circuit of Figure 7 illustrates how to introduce an offset to the output voltage. The amount of offset introduced by a voltage at the OS pin is shown in the following equation:

where Gain = 1.638.

However, the total output voltage of the device cannot exceed V<sub>DD</sub>, regardless of the voltage on the OS pin.

To set the gain of the output amplifier to 1, connect OS to OUT.

#### **Daisy-Chaining Devices**

The serial-data output pin (DOUT) allows multiple MAX5174/MAX5176s to be daisy-chained together as shown in Figure 9. The advantage of this is that only two lines are needed to control all the DACs. The disadvantage is that it takes *n* commands to program the DACs.

Figure 10 shows several MAX5174/MAX5176s sharing one common DIN signal line. In this configuration the data bus is common to all devices; however, more I/O lines are required because each device needs a dedicated  $\overline{CS}$  line. The advantage of this configuration is that only one command is needed to program any DAC.

# Table 2. Unipolar Code Table(Circuit of Figure 6)

| DAC CONTENTS<br>MSB LSB | ANALOG OUTPUT                         |
|-------------------------|---------------------------------------|
| 11 1111 1111 11 (00)    | +V <sub>REF</sub> (4095/4096) • 1.638 |
| 10 0000 0000 01 (00)    | +V <sub>REF</sub> (2049/4096) • 1.638 |
| 10 0000 0000 00 (00)    | +V <sub>REF</sub> (2048/4096) • 1.638 |
| 01 1111 1111 11 (00)    | +V <sub>REF</sub> (2047/4096) • 1.638 |
| 00 0000 0000 01 (00)    | +V <sub>REF</sub> (1/4096) • 1.638    |
| 00 0000 0000 00 (00)    | 0                                     |

# Table 3. Bipolar Code Table(Circuit of Figure 8)

| DAC CONTENTS<br>MSB LSB | ANALOG OUTPUT                           |
|-------------------------|-----------------------------------------|
| 11 1111 1111 11 (00)    | +V <sub>REF</sub> [(2 · 4095/4096) - 1] |
| 10 0000 0000 01 (00)    | +V <sub>REF</sub> [(2 · 2049/4096) - 1] |
| 10 0000 0000 00 (00)    | +V <sub>REF</sub> [(2 · 2048/4096) - 1] |
| 01 1111 1111 11 (00)    | +V <sub>REF</sub> [(2 · 2047/4096) - 1] |
| 00 0000 0000 01 (00)    | +V <sub>REF</sub> [(2 · 1/4096) - 1]    |
| 00 000 0000 00 00       | -V <sub>REF</sub>                       |

#### Using an AC Reference

The MAX5174/MAX5176 accept references with AC components, as long as the reference voltage remains between 0 and  $V_{DD}$  - 1.4V. Figure 11 shows a technique for applying a sine-wave signal to the reference input where the AC signal is offset before being applied to REF. The reference voltage must remain above AGND.

# Power-Supply and Layout Considerations

Wire-wrap boards are not recommended. For optimum system performance, use printed circuit boards with separate analog and digital ground planes. Connect the two ground planes together at the low-impedance power-supply source. Connect DGND and AGND pins together at the IC. The best ground connection is achieved by connecting the DAC's DGND and AGND pins together and connecting that point to the system analog ground plane. This is useful because if the DAC's DGND is connected to the system digital ground, digital noise may infiltrate the DAC's analog portion.

Bypass the power supply with a  $4.7\mu$ F capacitor in parallel with a  $0.1\mu$ F capacitor to AGND. Minimize capacitor lead lengths to reduce inductance. If noise becomes an issue, use shielding and/or ferrite beads to increase isolation.

To maintain INL and DNL performance as well as gain drift, it is extremely important to provide the lowest possible reference output impedance at the DAC reference input pin. INL degrades if the series resistance on REF pin exceeds  $0.1\Omega$ . The same consideration must be made for the AGND pin.



Figure 9. Daisy-Chaining MAX5174/MAX5175 Devices



Figure 10. Multiple MAX5174/MAX5176s Sharing Common DIN and SCLK Lines



\_Chip Information





Figure 11. AC Reference Input Circuit



# Functional Diagram



Package Information EPS OSOP. INCHES MILLIMETERS DIM MIN MAX MIN MAX А 1.55 1.73 .068 .061 E/2 A1 0.102 0.249 .004 .0098 A2 .055 .061 1.40 1.55 B C D E Н Υ .008 .012 0.20 0.31 .0075 .0098 0.191 0.249 SEE VARIATION 3.99 .150 .157 3.81 0.635 BSC .025 BSC е н .230 .244 5.84 6.20 h .010 .016 0.25 0.41 Ν 0.41 L .016 .035 0.89 Х N SEE VARIATIONS Х SEE VARIATIONS Y .071 .087 1.803 2.209 α 0\* 8\* ۰0 8\* VARIATIONS: В INCHES MILLIMETERS h X 45°-MIN. MAX. MIN. MAX. N ρ A2 D .189 4.80 4.98 16 AA .196 S .0020 .0070 0.05 0.18 С X .107 2.72 .123 3.12 Δ D .337 S .0500 .344 8.56 8.74 20 AB .0550 1.270 1.397 D .337 .344 8.56 8.74 24 AC D A1 <u>s .0250</u> .0300 0.635 0.762 9.80 9.98 28 AD D .386 .393 0.635 0.762 .0300 NDTES: .0250 X .271 .287 6.88 7.29 1. D & E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS 2. MOLD FLASH OR PROTRUSIONS NOT TO VI /I X I /VI EXCEED .006" PER SIDE. 3. HEAT SLUG DIMENSIONS X AND Y APPLY ONLY TO 16 AND 28 LEAD POWER-QSOP PACKAGES. PACKAGE DUTLINE, QSDP, 150", .025" LEAD PITCH 4. CONTROLLING DIMENSIONS: INCHES. 1/1 В 21-0055

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

© 1999 Maxim Integrated Products

16

MAX5174/MAX5176

Printed USA maxim is a registered trademark of Maxim Integrated Products.