# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 


#### Abstract

General Description The MAX5037A dual-phase, PWM controller provides high-output-current capability in a compact package with a minimum number of external components. The MAX5037A utilizes a dual-phase, average-current-mode control that enables optimal use of Iow RDS(ON) MOSFETs, eliminating the need for external heatsinks even when delivering high output currents Differential sensing enables accurate control of the output voltage, while adaptive voltage positioning provides optimum transient response. An internal regulator enables operation with either +5 V or +12 V input voltage without the need for additional voltage sources. The high switching frequency, up to 500 kHz per phase, and dual-phase operation allow the use of low output inductor values and input capacitor values. This accommodates the use of PC board-embedded planar magnetics achieving superior reliability, current sharing, thermal management, compact size, and low system cost. The MAX5037A also features a clock input (CLKIN) for synchronization to an external clock, and a clock output (CLKOUT) with programmable phase delay (relative to CLKIN) for paralleling multiple phases. The MAX5037A also limits the reverse current in case the bus voltage becomes higher than the regulated output voltage. The MAX5037A operates over the extended temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ and is available in 44 -pin MQFP or thin QFN packages. Refer to the MAX5038A/ MAX5041A and MAX5065/MAX5067 data sheets for either a fixed output voltage controller or an adjustable output voltage controller in an SSOP or thin QFN package.


## Applications

Servers and Workstations
Point-of-Load High-Current/High-Density
Telecom DC-DC Regulators
Networking Systems
Large-Memory Arrays
RAID Systems
High-End Desktop Computers

## VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller

## ABSOLUTE MAXIMUM RATINGS

| IN to SGND | -0.3V to +30V |
| :---: | :---: |
| BST- to SGND. | -0.3V to +35V |
| DH_ to LX | .-0.3V to [(VBST_ - VLX_) + 0.3V] |
| DL_ to PGND | ..............-0.3V to (VDD + 0.3V) |
| BST_ to LX | -0.3V to +6V |
| $V_{C C}$ to SGND | -0.3V to +6V |
| VDD to PGND. | -0.3V to +6V |
| SGND to PGND | . -0.3 V to +0.3 V |
| All Other Pins to | -0.3V to (Vcc + 0.3V) |



Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(V_{C C}=V_{D D}=+5 \mathrm{~V}\right.$, circuit of Figure $1, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical specifications are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYSTEM SPECIFICATIONS |  |  |  |  |  |  |
| Input Voltage Range | VIN |  | 8 |  | 28 | V |
|  |  | Short IN and $V_{C C}$ together for 5V input operation | 4.75 |  | 5.5 |  |
| Quiescent Supply Current | IQ | EN = Vcc or SGND, VID inputs unconnected |  | 4 | 6 | mA |
| Efficiency | $\eta$ | ILOAD $=52 \mathrm{~A}$ (26A per phase) |  | 90 |  | \% |
| STARTUP/INTERNAL REGULATOR |  |  |  |  |  |  |
| VCC Undervoltage Lockout | UVLO | VCC rising | 4.0 | 4.15 | 4.5 | V |
| VCC Undervoltage Lockout Hysteresis |  |  |  | 200 |  | mV |
| VCC Output Accuracy |  | VIN $=8 \mathrm{~V}$ to 28V, ISOURCE $=0$ to 80 mA | 4.85 | 5.1 | 5.30 | V |
| Vout/ADAPTIVE VOLTAGE POSITIONING (AVP) |  |  |  |  |  |  |
| Nominal Output Voltage Accuracy (VID Setting) |  | $R_{\text {REG }}=R_{F}=100 k \Omega, R_{I N}=1 \mathrm{k} \Omega$, no load, Figure 3 | -0.8 |  | +0.8 | \% |
|  |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.5 V , or $\mathrm{V}_{\mathrm{IN}}=8 \mathrm{~V}$ to $28 \mathrm{~V}, \mathrm{R}_{\text {REG }}=\mathrm{RF}_{\mathrm{F}}=100 \mathrm{k} \Omega, \mathrm{RIN}_{\mathrm{I}}=1 \mathrm{k} \Omega$, no load, Figure 3 | -1 |  | +1 |  |
| Maximum REG Loading | IREG_MAX |  | 50 |  |  | $\mu \mathrm{A}$ |
| REG Accuracy (Voltage Positioning) | d ( $\Delta \mathrm{V}_{\text {OUT }}$ ) | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | -3 |  | +3 | \% |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | -5 |  | +5 |  |
| Maximum CNTR Loading | ICNTR_MAX |  | 50 |  |  | $\mu \mathrm{A}$ |
| Center Voltage Set-Point Accuracy (Note 2) | d ( $\Delta \mathrm{V}_{\text {CNTR }}$ ) | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | -3 |  | +3 | \% |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | -5 |  | +5 |  |
| MOSFET DRIVERS |  |  |  |  |  |  |
| Output Driver Impedance | RON | Low or high output |  | 1 | 3 | $\Omega$ |
| Output Driver Peak Source/Sink Current | IDH_, IDL |  |  | 4 |  | A |

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}_{C C}=\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}\right.$, circuit of Figure $1, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical specifications are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Nonoverlap Time | tNO | CDH_/DL $=5 \mathrm{nF}$ |  | 60 |  | ns |
| OSCILLATOR AND PLL |  |  |  |  |  |  |
| Switching Frequency | fsw | CLKIN = SGND | 238 | 250 | 262 | kHz |
|  |  | CLKIN $=\mathrm{V}_{\text {CC }}$ | 475 | 500 | 525 |  |
| PLL Lock Range | fpLL |  | 125 |  | 600 | kHz |
| PLL Locking Time | tPLL |  |  | 200 |  | $\mu \mathrm{s}$ |
| CLKOUT Phase Shift (at fsw $=125 \mathrm{kHz}$ ) | ¢CLKOUT | PHASE $=\mathrm{V}_{\text {cc }}$ | 115 | 120 | 125 | Degrees |
|  |  | PHASE = unconnected | 85 | 90 | 95 |  |
|  |  | PHASE = SGND | 55 | 60 | 65 |  |
| CLKIN Input Pulldown Current | ICLKIN |  | 3 | 5 | 7 | $\mu \mathrm{A}$ |
| CLKIN High Threshold | VCLKINH |  | 2.4 |  |  | V |
| CLKIN Low Threshold | VCLKINL |  |  |  | 0.8 | V |
| CLKIN High Pulse Width | tCLKIN |  | 200 |  |  | ns |
| PHASE High Threshold | VPHASEH |  | 4 |  |  | V |
| PHASE Low Threshold | VPHASEL |  |  |  | 1 | V |
| PHASE Input Bias Current | IPHASEBIAS |  | -50 |  | +50 | $\mu \mathrm{A}$ |
| CLKOUT Output Low Level | VCLKOUTL | IsINK $=2 \mathrm{~mA}$ (Note 3) |  |  | 100 | mV |
| CLKOUT Output High Level | VCLKOUTH | ISOURCE $=2 \mathrm{~mA}$ (Note 3) | 4.5 |  |  | V |
| CURRENT LIMIT |  |  |  |  |  |  |
| Average Current-Limit Threshold | VCL | CSP_ to CSN_ | 45 | 48 | 51 | mV |
| Reverse Current-Limit Threshold | VCLR | CSP_ to CSN_ | -3.9 |  | -0.2 | mV |
| Cycle-by-Cycle Current Limit | VCLPK | CSP_ to CSN_ (Note 3) | 90 | 112 | 130 | mV |
| Cycle-by-Cycle Overload Response Time | tR | $\mathrm{V}_{\text {CSP_ }}$ to $\mathrm{V}_{\text {CSN }}=+150 \mathrm{mV}$ |  | 260 |  | ns |
| CURRENT-SENSE AMPLIFIER |  |  |  |  |  |  |
| CSP_ to CSN_ Input Resistance | RCS_ |  |  | 4 |  | k $\Omega$ |
| Common-Mode Range | $\mathrm{V}_{\text {CMR(CS }}$ |  | -0.3 |  | +3.6 | V |
| Input Offset Voltage | VOS(CS) |  | -1 |  | +1 | mV |
| Amplifier Gain | Av(CS) |  |  | 18 |  | $\mathrm{V} / \mathrm{V}$ |
| 3dB Bandwidth | $f_{3 \mathrm{~dB}}$ |  |  | 4 |  | MHz |
| CURRENT-ERROR AMPLIFIER (TRANSCONDUCTANCE AMPLIFIER) |  |  |  |  |  |  |
| Transconductance | $\mathrm{gm}_{\mathrm{ca}}$ |  |  | 550 |  | $\mu \mathrm{S}$ |
| Open-Loop Gain | Avol(CE) | No load |  | 50 |  | dB |
| DIFFERENTIAL VOLTAGE AMPLIFIER (DIFF) |  |  |  |  |  |  |
| Common-Mode Voltage Range | $\mathrm{V}_{\text {CMR(DIFF) }}$ |  | -0.3 |  | +1.0 | V |
| DIFF Output Voltage | $\mathrm{V}_{\text {CM }}$ | VSENSE+ $=$ VSENSE- $=0$ |  | 0.6 |  | V |
| Input Offset Voltage | VOS(DIFF) |  | -2 |  | +2 | mV |
| Amplifier Gain | Av(DIFF) |  | 0.997 | 1 | 1.003 | V/V |
| 3dB Bandwidth | $\mathrm{f}_{3 \mathrm{~dB}}$ | CDIFF $=20 \mathrm{pF}$ |  | 3 |  | MHz |
| Minimum Output Current Drive | IOUT(DIFF) |  | 1.0 |  |  | mA |

## VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}_{C C}=\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}\right.$, circuit of Figure $1, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical specifications are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SENSE+ to SENSE- Input Resistance | Rvs_ |  | 50 | 100 |  | k $\Omega$ |
| VOLTAGE-ERROR AMPLIFIER (EAOUT) |  |  |  |  |  |  |
| Open-Loop Gain | Avol(EA) |  |  | 70 |  | dB |
| Unity-Gain Bandwidth | fugea |  |  | 3 |  | MHz |
| EAN Input Bias Current | IB (EA) | CNTR and REG $=$ open, $\mathrm{V}_{\text {EAN }}=2.0 \mathrm{~V}$ | -100 |  | +100 | nA |
| Error-Amplifier Output Clamping Voltage | $V_{C L A M P(E A)}$ | With respect to $\mathrm{V}_{\mathrm{CM}}$ | 810 |  | 918 | mV |
| POWER-GOOD, PHASE FAILURE DETECTION, OVERVOLTAGE PROTECTION, AND THERMAL SHUTDOWN |  |  |  |  |  |  |
| PGOOD Trip Level | Vov | PGOOD goes low when Vout is outside of this window | +6 | +8 | +10 | \% Vo (VID) |
|  | VUV |  | -12.5 | -10 | -8.5 |  |
| PGOOD Output Low Level | VPGLO | $\mathrm{ISINK}=4 \mathrm{~mA}$ |  |  | 0.20 | V |
| PGOOD Output Leakage Current | IPG | PGOOD = VCC |  |  | 1 | $\mu \mathrm{A}$ |
| Phase Failure Trip Threshold | VPH | PGOOD goes low when CLP_ is higher than VPH |  | 2.0 |  | V |
| OVPIN Trip Threshold | OVPTH | Above VID programmed output voltage | +10 | +13 | +16 | \% Vo (VID) |
| OVPOUT Source/Sink Current | Iovpout | VOVPOUT $=2.5 \mathrm{~V}$ | 15 | 20 |  | mA |
| OVPIN Input Resistance | Rovpin |  | 190 | 280 | 370 | k $\Omega$ |
| Thermal Shutdown | TSHDN |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal-Shutdown Hysteresis |  |  |  | 8 |  | ${ }^{\circ} \mathrm{C}$ |
| LOGIC INPUTS FOR VID |  |  |  |  |  |  |
| Logic-Input Pullup Resistors | RVID |  | 8 | 12 | 20 | k $\Omega$ |
| Logic-Input Low Voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| Logic-Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 1.7 |  |  | V |
| VID Internal Pullup Voltage | $\mathrm{V}_{\mathrm{VID}}$ | All VID_ inputs unconnected | 2.8 | 2.9 | 3.2 | V |
| EN INPUT |  |  |  |  |  |  |
| EN Input Low Voltage | VENL |  |  |  | 1 | V |
| EN Input High Voltage | VENH |  | 3 |  |  | V |
| EN Pullup Current | IEN |  | 4.5 | 5 | 5.5 | $\mu \mathrm{A}$ |

Note 1: Specifications from $-40^{\circ} \mathrm{C}$ to $0^{\circ} \mathrm{C}$ are guaranteed by characterization but not production tested.
Note 2: CNTR voltage accuracy is defined as the center of the adaptive voltage-positioning window (see Adaptive Voltage Positioning section).
Note 3: Guaranteed by design. Not production tested
Note 4: See Peak-Current Comparator section.

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## Typical Operating Characteristics

(Circuit of Figure $1, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


EFFICIENCY vs. OUTPUT CURRENT AND OUTPUT VOLTAGE


SUPPLY CURRENT
vs. TEMPERATURE AND FREQUENCY


EFFICIENCY vs. OUTPUT CURRENT

AND INPUT VOLTAGE


EFFICIENCY vs. OUTPUT CURRENT AND OUTPUT VOLTAGE


SUPPLY CURRENT
vs. TEMPERATURE AND FREQUENCY


EFFICIENCY vs. OUTPUT CURRENT


SUPPLY CURRENT vs. FREQUENCY AND INPUT VOLTAGE


SUPPLY CURRENT
vs. LOAD CAPACITANCE PER DRIVER


## VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller

(Circuit of Figure 1, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


UNDERVOLTAGE THRESHOLD (PGOOD) vs. INPUT VOLTAGE


OUTPUT VOLTAGE vs. OUTPUT CURRENT AND ERROR AMP GAIN ( $R_{F} / R_{\text {IN }}$ )


OVERVOLTAGE THRESHOLD (PGOOD)
vs. INPUT VOLTAGE


OUTPUT VOLTAGE
vs. Iload AND Rcntr



OVERVOLTAGE THRESHOLD (OVPOUT) vs. INPUT VOLTAGE



DIFF OUTPUT ERROR
vs. SENSE+ TO SENSE- VOLTAGE


# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## Typical Operating Characteristics (continued)

(Circuit of Figure $1, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


DRIVER RISE TIME vs. DRIVER LOAD CAPACITANCE


LOW-SIDE DRIVER (DL_) SINK AND SOURCE CURRENT


100ns/div


DRIVER FALL TIME
vs. DRIVER LOAD CAPACITANCE


PLL LOCKING TIME 250kHz TO 350kHz AND 350kHz TO 250kHz


100us/div


HIGH-SIDE DRIVER (DH_) SINK AND SOURCE CURRENT


PLL LOCKING TIME 250kHz TO 500kHz AND


00 us/div

## VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller

Typical Operating Characteristics (continued)
(Circuit of Figure 1, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


100us/div


40ns/div


HIGH-SIDE DRIVER (DH_)


LOW-SIDE DRIVER (DL_)


ENABLE STARTUP RESPONSE


HIGH-SIDE DRIVER (DH_)
FALL TIME


LOAD-TRANSIENT RESPONSE


# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## Typical Operating Characteristics (continued)

(Circuit of Figure 1, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)




200 $\mu \mathrm{s} / \mathrm{div}$


REVERSE-CURRENT SINK at Enable turn-on


200 us/div

## VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1-4, 44 | $\begin{gathered} \text { VID3-VIDO, } \\ \text { VID4 } \end{gathered}$ | DAC Code Inputs. VID0 is the LSB and VID4 is the MSB for the internal 5-bit DAC (Table 1). Connect to SGND for logic low or leave open circuit for logic high. These inputs have 12k $\Omega$ internal pullup resistors to an internal 3 V regulator. |
| 5,20,35 | SGND | Signal Ground. Ground connection for the internal circuitry. QFN package exposed pad connected to SGND. |
| 6 | OVPIN | Overvoltage Protection Circuit Input. Connect DIFF to OVPIN. When OVPIN exceeds $+13 \%$ above the VID programmed output voltage, OVPOUT latches DH_ low and DL_ high. Toggle EN low to high or recycle the power to reset the latch. |
| 7,43 | CLP1, CLP2 | Current-Error Amplifier Output. Compensate the current loop by connecting an R-C network to ground. |
| 8 | OVPOUT | Overvoltage Protection Output. Use the OVPOUT active-high, push-pull output to trigger a safety device such as an SCR. |
| 9 | PGOOD | Power-Good Output. The open-drain, active-low PGOOD output goes low when the VID programmed output voltage falls out of regulation or a phase failure is detected. The power-good window comparator thresholds are $+8 \%$ and $-10 \%$ of the VID programmed output voltage. Forcing EN low also forces PGOOD low. |
| 10 | SENSE+ | Differential Output Voltage-Sensing Positive Input. Used to sense a remote load. Connect SENSE+ to VOUT+ at the load. The device regulates the difference between SENSE+ and SENSE- according to the programmed VID code and adaptive voltage positioning. |
| 11 | SENSE- | Differential Output Voltage-Sensing Negative Input. Used to sense a remote load. Connect SENSE- to VoUT- or PGND at the load. |
| 12 | DIFF | Differential Remote-Sense Amplifier Output. DIFF is the output of a precision unity-gain amplifier. |
| 13 | EAN | Voltage-Error Amplifier Inverting Input. Receives the output of the differential remote-sense amplifier. Referenced to SGND. |
| 14 | EAOUT | Voltage-Error Amplifier Output. Connect to an external, gain-setting feedback resistor. The error amplifier gain determines the output voltage load regulation for adaptive voltage positioning. |
| 15 | REG | REG Input. A resistor on REG applies the same voltage-positioning window at different VRM voltage settings. For a no-load output voltage ( $V_{\text {CORE }}$ ) equal to VID, set $R_{R E G}=R_{F}$, where the $R_{F}$ is the feedback resistor of the voltage-error amplifier. VREG internally regulates to the programmed VID output voltage. |
| 16, 39 | CSP1, CSP2 | Current-Sense Differential Amplifier Positive Input. Senses the inductor current. The differential voltage between CSP_ and CSN_ is amplified internally by the current-sense amplifier gain of 18 . |
| 17, 40 | $\begin{aligned} & \text { CSN1, } \\ & \text { CSN2 } \end{aligned}$ | Current-Sense Differential Amplifier Negative Input. Together with CSP_, senses the inductor current. |
| 18 | CNTR | Adaptive Voltage Center Position Input. Connect a resistor between CNTR and SGND to program the center of the adaptive Vout position. VCNTR regulates to +1.22 V . |
| 19 | EN | Output Enable. A logic low shuts down the power drivers. EN has an internal $5 \mu \mathrm{~A}$ pullup current. |
| 21, 33, 37 | N.C. | No Connection. Not internally connected. |
| 22, 34 | BST1, BST2 | Boost Flying-Capacitor Connection. Reservoir capacitor connection for the high-side FET driver supply. Connect a $0.47 \mu \mathrm{~F}$ ceramic capacitor between BST_ and LX_. |
| 23, 32 | DH1, DH2 | High-Side Gate-Driver Output. Drives the gate of the high-side MOSFET. |

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 24,31 | LX1, LX2 | Inductor Connection. Source connection for the high-side MOSFETs. Also serves as the return terminal for the high-side driver. |
| 25,30 | DL1, DL2 | Low-Side Gate-Driver Output. Synchronous MOSFET gate drivers for the two phases. |
| 26 | VDD | Supply Voltage for Low-Side and High-Side Drivers. VCC powers VDD. Connect a parallel combination of $0.1 \mu \mathrm{~F}$ and $1 \mu \mathrm{~F}$ ceramic capacitors to PGND and a $1 \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}$ to filter out the high peak currents of the driver from the internal circuitry. |
| 27 | Vcc | Internal 5V Regulator Output. VCC is derived internally from the IN voltage. Bypass to SGND with $4.7 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ ceramic capacitors. |
| 28 | IN | Supply Voltage Connection. Connect IN to VCC for a 5V system. |
| 29 | PGND | Power Ground. Connect PGND, low-side synchronous MOSFET's source, and VDD bypass capacitor returns together. |
| 36 | CLKOUT | Oscillator Output. CLKOUT is phase shifted from CLKIN by the amount specified by PHASE. Use CLKOUT to parallel additional MAX5037s. |
| 38 | CLKIN | CMOS Logic Clock Input. Drive the internal oscillator with a frequency range between 125 kHz and 600 kHz . Connect to $\mathrm{V}_{\mathrm{CC}}$ or SGND. Connect CLKIN to SGND to set the internal oscillator to 250 kHz or connect to $\mathrm{V}_{\mathrm{CC}}$ to set the internal oscillator to 500 kHz . CLKIN has an internal $5 \mu \mathrm{~A}$ pulldown current. |
| 41 | PHASE | Phase Shift Setting Input. Drive PHASE high for $120^{\circ}$, leave PHASE unconnected for $90^{\circ}$, and force PHASE low for $60^{\circ}$ of phase shift between the rising edges of CLKOUT and CLKIN/DH1. |
| 42 | PLLCMP | External Loop-Compensation Input. Connect compensation network for the phase-locked loop (see Phase-Locked Loop section). |

## VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller

Functional Diagram


# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## Detailed Description

The MAX5037A (Figures 1 and 2) average-currentmode PWM controller drives two out-of-phase buck converter channels. Average-current-mode control improves current sharing between the channels while minimizing component derating and size. Parallel multiple MAX5037A regulators to increase the output current
capacity. For maximum ripple rejection at the input, set the phase shift between phases to $90^{\circ}$ for two paralleled converters, or $60^{\circ}$ for three paralleled converters. The paralleling capability of the MAX5037A improves design flexibility in applications requiring upgrades (higher load). The programmable output voltage utilizes VID codes compliant with Intel's VRM 9.0/VRM 9.1 specifications.

*SEE TABLE 2 FOR COMPONENT VALUES.

Figure 1. Typical VRM Application Circuit, VIN $=+5 \mathrm{~V}$

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

Dual-phase converters with an out-of-phase locking arrangement reduce the input and output capacitor ripple current, effectively multiplying the switching frequency by the number of phases. Each phase of the MAX5037A consists of an inner average current loop
controlled by a common outer-loop voltage-error amplifier (VEA). The combined action of the two inner current loops and the output voltage loop corrects the output voltage errors and forces the phase currents to be equal.


Figure 2. Typical VRM Application Circuit, $V I N=+8 \mathrm{~V}$ to +28 V

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

VIN, VCC, and VDD
The MAX5037A accepts an input voltage range of +4.75 V to +5.5 V or +8 V to +28 V . All internal control circuitry operates from an internally regulated nominal voltage of 5 V . For input voltages of +8 V or greater, the internal VCc regulator steps the voltage down to +5 V . The $\mathrm{V}_{\mathrm{CC}}$ output voltage is a regulated 5 V output capable of sourcing up to 80 mA . Bypass Vcc to SGND with $4.7 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ lowESR ceramic capacitors in parallel for high-frequency noise rejection and stable operation (Figure 1).
VCC powers all internal circuitry. VDD is derived externally from VCC and provides power to the high-side and low-side MOSFET drivers. VDD is internally connected to the power source of the low-side MOSFET drivers. Use VDD to charge the boost capacitors that provide power to the high-side MOSFET drivers. Connect the $V_{C C}$ regulator output to $V_{D D}$ through an R-C lowpass filter. Use a $1 \Omega(\mathrm{R} 3)$ resistor and a parallel combination of $1 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ ceramic capacitors to filter out the high peak currents of the MOSFET drivers from the sensitive internal circuitry.
Calculate power dissipation in the MAX5037A as a product of the input voltage and the total $\mathrm{V}_{\mathrm{cc}}$ regulator output current (ICC). ICC includes quiescent current (IQ) and gate drive current (IDD):

$$
\begin{gather*}
\mathrm{PD}=\mathrm{V}_{\mathrm{IN}} \times \mathrm{ICC}^{2}  \tag{1}\\
\mathrm{ICC}=\mathrm{I}_{\mathrm{Q}}+\mathrm{fSW} \times\left(\mathrm{Q}_{\mathrm{G} 1}+\mathrm{Q}_{\mathrm{G} 2}+\mathrm{Q}_{\mathrm{G} 3}+\mathrm{Q}_{\mathrm{G} 4}\right) \tag{2}
\end{gather*}
$$

where, $Q_{G 1}, Q_{G 2}, Q_{G 3}$, and $Q_{G 4}$ are the total gate charge of the low-side and high-side external MOSFETs, $\mathrm{IQ}^{2}$ is 4 mA (typ), and fsw is the switching frequency of each individual phase.
For applications utilizing a +5 V input voltage, disable the $V_{C C}$ regulator by connecting $I N$ and $V_{C C}$ together.

## Undervoltage Lockout (UVLO)/Soft-Start

The MAX5037A includes an undervoltage lockout with hysteresis and a power-on reset circuit for converter turn-on and monotonic rise of the output voltage. The UVLO circuit monitors the $V_{C C}$ regulator output while actively holding down the power-good (PGOOD) output. The UVLO threshold is internally set between +4.0 V and +4.5 V with a 200 mV hysteresis. Hysteresis at UVLO eliminates "chattering" during startup.
Most of the internal circuitry, including the oscillator, turns on when the input voltage reaches +4 V . The MAX5037A draws up to 4 mA of current before the input voltage reaches the UVLO threshold.

The compensation network at the current-error amplifier, CLP1 and CLP2, provides an inherent soft-start to the VRM power supply. It includes a parallel combination of capacitors (C34, C36) and resistors (R5, R6) in series with other capacitors (C33, C35) (see Figure 1). The voltage at CLP_ limits the maximum current available to charge output capacitors. The capacitor on CLP_ in conjunction with the finite output-drive current of the current-error amplifier yields a finite rise time for the output current and thus the output voltage.

## Internal Oscillator

The internal oscillator generates the $180^{\circ}$ out-of-phase clock signals required by the pulse-width modulation (PWM) circuits. The oscillator also generates the 2VP-P voltage ramp signals necessary for the PWM comparators. Connect CLKIN to SGND to set the internal oscillator frequency to 250 kHz or connect CLKIN to VCC to set the internal oscillator to 500 kHz .
CLKIN is a CMOS logic clock for the phase-locked loop (PLL). When driven externally, the internal oscillator locks to the signal at CLKIN. A rising edge at CLKIN starts the ON cycle of the PWM. Ensure that the external clock pulse width is at least 200ns. CLKOUT provides a phase-shifted output with respect to the rising edge of the signal at CLKIN. PHASE sets the amount of phase shift at CLKOUT. Connect PHASE to VCC for $120^{\circ}$ of phase shift, leave PHASE unconnected for $90^{\circ}$ of phase shift, or connect PHASE to SGND for $60^{\circ}$ of phase shift with respect to CLKIN.
The MAX5037A requires compensation on PLLCMP even when operating from the internal oscillator. The device requires an active PLL in order to generate the proper clock signal required for PWM operation.

## Control Loop

The MAX5037A uses an average-current-mode control scheme to regulate the output voltage (Figure 3). The main control loop consists of an inner current loop and an outer voltage loop. The inner loop controls the output currents (IPHASE1 and IPHASE2), while the outer loop controls the output voltage. The inner current loop absorbs the inductor pole reducing the order of the outer voltage loop to that of a single-pole system.

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

The current loop consists of a current-sense resistor, RS (an RC lowpass filter in the case of lossless inductor current sensing), a current-sense amplifier (CA_), a current-error amplifier (CEA_), an oscillator providing the carrier ramp, and a PWM comparator (CPWM_). The precision CA_ amplifies the sense voltage across Rs by a factor of 18 . The inverting input to the CEA_ senses the output of the CA_. The output of the CEA_ is the difference between the voltage-error amplifier output (EAOUT) and the amplified voltage from the CA_. The RC compensation network connected to CLP1 and CLP2 provides external frequency compensation for the respective CEA_. The start of every clock cycle enables the high-side drivers and initiates a PWM ON cycle. Comparator CPWM_ compares the output volt-
age from the CEA_ with a 0 to 2 V ramp from the oscillator. The PWM ON cycle terminates when the ramp voltage exceeds the error voltage.
The outer voltage control loop consists of the differential amplifier (DIFF AMP), adaptive voltage-positioning (AVP) block, digital-to-analog converter (DAC), and voltage-error amplifier (VEA). The unity-gain differential amplifier provides true differential remote sensing of the output voltage. The differential amplifier output and the AVP connect to the inverting input (EAN) of the VEA. The noninverting input of VEA is internally connected to the DAC output. The VEA controls the two inner current loops (Figure 3). Use a resistive feedback network to set the gain of the VEA as required by the adaptive voltage-positioning circuit.


Figure 3. MAX5037A Control Loop

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## Current-Sense Amplifier

The differential current-sense amplifier (CA_) provides a DC gain of 18 . The maximum input offset voltage of the current-sense amplifier is 1 mV and the common-mode voltage range is -0.3 V to +3.6 V . The current-sense amplifier senses the voltage across a current-sense resistor.

## Peak-Current Comparator

The peak-current comparator provides a path for fast cycle-by-cycle current limit during extreme fault conditions such as an output inductor malfunction (Figure 4). Note that the average current-limit threshold of 48 mV still limits the output current during short-circuit conditions. So to prevent inductor saturation, select an output inductor with a saturation current specification greater than the average current limit. Proper inductor selection ensures that only extreme conditions trip the peak-current comparator, such as a broken output inductor. The 112 mV voltage threshold for triggering the peak-current limit is twice the full-scale average current-limit voltage threshold. The peak-current comparator has a delay of only 260 ns .

## Current-Error Amplifier

Each phase of the MAX5037A has a dedicated transconductance current-error amplifier (CEA_) with a typical gm of $550 \mu \mathrm{~S}$ and $320 \mu \mathrm{~A}$ output sink and source current capability. The CEA_ outputs, CLP1 and CLP2, serve as the inverting input to the PWM comparator. CLP1 and CLP2 are externally accessible to provide frequency compensation for the inner current loops (Figure 3). Compensate CEA_ such that the inductor
current down slope, which becomes the up slope to the inverting input of the PWM comparator, is less than the slope of the internally generated voltage ramp (see the Compensation section).

PWM Comparator and R-S Flip-FIop The PWM comparator (CPWM) sets the duty cycle for each cycle by comparing the current-error amplifier output to a 2VP-p ramp. At the start of each clock cycle, an R-S flip-flop resets and the high-side driver (DH_) turns on. The comparator sets the flip-flop as soon as the ramp voltage exceeds the CLP_ voltage, thus terminating the ON cycle (Figure 4).

## Differential Amplifier

The unity-gain differential amplifier (DIFF AMP) facilitates the output voltage remote sensing at the load (Figure 3). It provides true differential output voltage sensing while rejecting the common-mode voltage errors due to high-current ground paths. Sensing the output voltage directly at the load provides accurate load voltage sensing in high-current environments. The VEA provides the difference between the differential amplifier output (DIFF) and the desired VID programmed output voltage. The differential amplifier has a unity-gain bandwidth of 3 MHz . The difference between SENSE+ and SENSE- regulates to the programmed VID output voltage.
Connect SENSE+ to an external resistor-divider network at the output voltage to use the MAX5037A for output voltages higher than those allowed by the VID codes.


Figure 4. Phase Circuit (Phase 1/Phase 2)

# VRM 9.0/VRM 9.1, Dual-Phase, <br> Parallelable, Average-Current-Mode Controller 

## Voltage-Error Amplifier

The VEA sets the gain of the voltage control loop. The VEA determines the error between the differential amplifier output and the reference voltage generated from the DAC.

The VEA output clamps to 0.9 V relative to $\mathrm{V}_{\mathrm{CM}}(0.6 \mathrm{~V})$, thus limiting the average maximum current from individual phases. The maximum average current-limit threshold for each phase is equal to the maximum clamp voltage of the VEA divided by the gain (18) of the cur-rent-sense amplifier. This results in accurate settings for the average maximum current for each phase. Set the VEA gain using RF and RIN for the amount of output voltage positioning required within the rated current range as discussed in the Adaptive Voltage Positioning section (Figure 3).

Adaptive Voltage Positioning
Powering new generation processors requires new techniques to reduce cost, size, and power dissipation. Voltage positioning reduces the total number of output capacitors to meet a given transient response requirement. Setting the no-load output voltage slightly higher than the output voltage during nominally loaded conditions allows a larger downward voltage excursion when the output current suddenly increases. Regulating at a lower output voltage under a heavy load allows a larger upward voltage excursion when the output current suddenly decreases. A larger allowed voltage step excursion reduces the required number of output capacitors or allows for the use of higher ESR capacitors.
Voltage positioning and the ability to operate with the multiple reference voltages may require the output to regulate away from a center value. Define the center value as the voltage where the output equals the VID reference voltage at one half the maximum output current (Figure 5).


Figure 5. Defining the Voltage-Positioning Window

Set the voltage-positioning window ( $\Delta \mathrm{V} O \mathrm{OT}$ ) using the resistive feedback of the VEA. See the Adaptive Voltage-Positioning Design Procedure section and use the following equation to calculate the voltage-positioning window:

$$
\begin{gather*}
\Delta \mathrm{VOUT}_{\mathrm{O}}=\text { IOUT } \times \mathrm{RIN}_{\mathrm{IN}} /\left(2 \times \mathrm{GC} \times \mathrm{RF}_{\mathrm{F}}\right)  \tag{3}\\
\mathrm{G}_{\mathrm{C}}=\frac{0.05}{\mathrm{R}_{\mathrm{S}}} \tag{4}
\end{gather*}
$$

where Rin and RF are the input and feedback resistors of the VEA, Gc is the current-loop transconductance, and $\mathrm{RS}_{\mathrm{S}}$ is the current-sense resistor or, if using lossless inductor current sensing, the DC resistance of the inductor.
The voltage at CNTR (VCNTR) regulates to 1.2V (Figure 6 ). The current set by the resistor RCNTR is mirrored at the inverting input of the VEA, centering the output volt-age-positioning window on the VID programmed output voltage. Set the center of the output voltage with a resistor from CNTR to SGND in the following manner:

$$
\begin{equation*}
R_{\mathrm{CNTR}}=\frac{\mathrm{V}_{\mathrm{CNTR}} \times \mathrm{R}_{\text {IN }}}{\operatorname{lOUT}\left(\frac{R_{I N}}{2 R_{F} G_{C}}\right)+\left(\mathrm{V}_{\text {OUT }}-\mathrm{VID}\right)} \tag{5}
\end{equation*}
$$

where Vout is a required value of output voltage at the corresponding IOUT. IOUT can be any value from no load to full load.


Figure 6. Adaptive Voltage-Positioning Circuit

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

Applying the voltage-positioning window at different VRM voltage settings requires that RREG $=$ RF. The voltage on REG internally regulates to the programmed VID output voltage. Choose RREG to limit the current at REG to $50 \mu \mathrm{~A}$. For example, for a VID setting of 1.85 V , calculate the minimum allowed RREG as RREG = $1.85 \mathrm{~V} / 50 \mu \mathrm{~A}=37 \mathrm{k} \Omega$. To use larger values of RREG while maintaining the required gain of the VEA, use larger values for RiN.
In the case of a VID voltage setting equal to VCOREMAX at IOUT $=0$ (no load), RCNTR $=\infty$ from the above equation (Figure 7). For systems requiring VCOREMAX as an absolute maximum voltage when IOUT $=0$ (no load), calculate RREG using following the equation:

$$
\begin{equation*}
R_{\text {REG }}=\frac{R_{I N} \times R_{F}}{R_{I N}+R_{F}\left(1-\frac{V_{\text {COREMAX }}}{V_{I D}}\right)} \tag{6}
\end{equation*}
$$

DAC Inputs (VIDO-VID4)
The DAC programs the output voltage. The DAC typically receives a digital code, alternatively, the VID inputs are hardwired to SGND or left open circuit. VID0-VID4 logic can be changed while the MAX5037A is active, initiating a transition to a new output voltage level. Change VID0-VID4 together, avoiding greater than $1 \mu$ s skew between bits. Otherwise, incorrect DAC readings may cause a partial transition to the wrong voltage level followed by the intended transition to the correct voltage level, lengthening the overall transition time. For any low-going VID step of 100 mV or more, the OVP can trip because the OVP trip reference changes instantaneously with the VID code, but the converter output does not follow immediately. The converter output drops at a rate depending on the output capacitor, inductor load, and the closed-loop bandwidth of the converter. Do not exceed a maximum VID step size of 75 mV .


Figure 7. Limiting the Voltage-Positioning Window

The available DAC codes and resulting output voltages (Table 1) comply with Intel's VRM 9.0 specification. Internal pullup resistors connect the VID inputs to a nominal internal 3V supply. Force the VID inputs below 0.8 V for logic low or leave unconnected for logic high. Output voltage accuracy with respect to the programmed VID voltage is $\pm 0.8 \%$ over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.
Table 1. Output Voltage vs. DAC Codes

| VID INPUTS (0 = CONNECTED TO |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SGND, $\mathbf{1}=$ OPEN CIRCUIT) |  |  |  |  |  |\(\left.c \begin{array}{c}OUTPUT <br>

VOLTAGE (V)\end{array}\right]\)

# VRM 9.0/VRM 9.1, Dual-Phase, <br> Parallelable, Average-Current-Mode Controller 

## Phase-Locked Loop: Operation and Compensation

The phase-locked loop (PLL) synchronizes the internal oscillator to the external frequency source when driving CLKIN. Connecting CLKIN to VCC or SGND forces the PWM frequency to default to the internal oscillator frequency of 500 kHz or 250 kHz , respectively. The PLL uses a conventional architecture consisting of a phase detector and a charge pump capable of providing $20 \mu \mathrm{~A}$ of output current. Connect an external series combination capacitor (C31) and resistor (R4) and a parallel capacitor (C32) from PLLCMP to SGND to provide frequency compensation for the PLL (Figure 1). The pole-zero pair compensation provides a zero at fz defined by $1 /[R 4 \times(C 31+C 32)]$ and a pole at fp defined by $1 /(R 4 \times C 32)$. Use the following typical values for compensating the PLL: R4 $=7.5 \mathrm{k} \Omega, \mathrm{C} 31=$ $4.7 \mathrm{nF}, \mathrm{C} 32=470 \mathrm{pF}$. When changing the PLL frequency, expect a finite locking time of approximately $200 \mu \mathrm{~s}$.
The MAX5037A requires compensation on PLLCMP even when operating from the internal oscillator. The device requires an active-phase-locked loop in order to generate the proper internally shifted clock available at CLKOUT.

MOSFET Gate Drivers (DH_, DL_) The high-side (DH_) and low-side (DL_) drivers drive the gates of external N -channel MOSFETs (Figure 1). The drivers' high-peak sink and source current capability provides ample drive for the fast rise and fall times of the switching MOSFETs. Faster rise and fall times result in reduced cross-conduction losses. For modern CPU applications where the duty cycle is less than $50 \%$, choose high-side MOSFETs (Q1 and Q3) with a moderate $\operatorname{RDS}(\mathrm{ON})$ and very low gate charge. Choose low-side MOSFETs (Q2 and Q4) with very low RDS(ON) and moderate gate charge.
The driver block also includes a logic circuit that provides an adaptive nonoverlap time to prevent shootthrough currents during transition. The typical nonoverlap time is 60 ns between the high-side and low-side MOSFETs.

BST_ VDD powers the low- and high-side MOSFET drivers. The high-side drivers derive their power through a bootstrap capacitor and VDD supplies power internally to the low-side drivers. Connect a $0.47 \mu \mathrm{~F}$ low-ESR ceramic capacitor between BST_ and LX_. Bypass VDD to PGND with $1 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ low-ESR ceramic capacitors. Reduce the PC board area formed by these capacitors, the rectifier diodes between VDD and the boost capacitor, the MAX5037A, and the switching MOSFETs.

## Protection

The MAX5037A includes output overvoltage protection (OVP), undervoltage protection (UVP), phase failure, and overload protection to prevent damage to the powered electronic circuits.

Overvoltage Protection (OVP)
The OVP comparator compares the OVPIN input to the overvoltage threshold. The overvoltage threshold is typically $+13 \%$ above the programmed VID output voltage. A detected overvoltage event latches the comparator output forcing the power stage into the OVP state. In the OVP state, the high-side MOSFETs turn off and the low-side MOSFETs latch on. Use the OVPOUT high-current-output driver to turn on an external crowbar SCR. When the crowbar SCR turns on, a fuse must blow or the source current for the MAX5037A regulator must be limited to prevent further damage to the external circuitry. Connect the SCR close to the input source and after the fuse. Use an SCR large enough to handle the peak ${ }^{22}$ t energy due to the input and output capacitors discharging and the current sourced by the power source output. Connect DIFF to OVPIN for differential output sensing and overvoltage protection. Add an RC delay to reduce the sensitivity of overvoltage circuit and avoid nuisance tripping of the converter (Figure 8).
For any low-going VID step of 75 mV or more, the OVP can trip because the OVP trip reference changes instantaneously with the VID code, but the converter output does not follow immediately. The converter output drops at a rate depending on the output capacitor, inductor load, and the closed-loop bandwidth of the converter.


Figure 8. OVP Input Delay

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## Power-Good Generator (PGOOD)

The PGOOD output is high if all of the following conditions are met (Figure 9):

1) The output is within $90 \%$ to $108 \%$ of the programmed output voltage.
2) Both phases are providing current.
3) EN is HIGH .

A window comparator compares the differential amplifier output (DIFF) against 1.08 times the programmed VID output voltage for overvoltage and 0.90 times the programmed VID output voltage for undervoltage monitoring. The phase failure comparator detects a phase failure by comparing the current-error amplifier output (CLP_) with a 2.0 V reference.
Use a $10 \mathrm{k} \Omega$ pullup resistor from PGOOD to a voltage source less than or equal to $\mathrm{V}_{\mathrm{CC}}$. An output voltage outside the comparator window or a phase failure condition forces the open-drain output low. The open-drain MOSFET sinks 4 mA of current while maintaining less than 0.2 V at the PGOOD output.

## Phase Failure Detector

Output current contributions from the two phases are within $\pm 10 \%$ of each other. Proper current sharing reduces the necessity to overcompensate the external components. However, an undetected failure of one phase driver causes the other phase driver to run continuously as it tries to provide the entire current requirement to the load. Eventually, the stressed operational phase driver fails.
During normal operating conditions, the voltage level on CLP_ is within the peak-to-peak voltage levels of the PWM ramp. If one of the phases fails, the control loop raises the CLP_ voltage above its operating range. To determine a phase failure, the phase failure detection circuit (Figure 9) monitors the output of the current amplifiers (CLP1 and CLP2) and compares them to a 2.0 V reference. If the voltage levels on CLP1 or CLP2 are above the reference level for more than 1250 clock cycles, the phase failure circuit forces PGOOD low.

## Overload Conditions

Average current-mode control has the ability to limit the average current sourced by the converter during a fault condition. When a fault condition occurs, the VEA output clamps to 0.9 V with respect to the common-mode voltage ( $\mathrm{V} \mathrm{CM}=0.6 \mathrm{~V}$ ) and is compared with the output of the current-sense amplifiers (CA1 and CA2) (see Figure 3). The current-sense amplifier's gain of 18 limits the maximum current in the inductor or sense resistor to ILIMIT $=50 \mathrm{mV} / \mathrm{Rs}$.

## Parallel Operation

For applications requiring large output current, parallel up to three MAX5037As (six phases) to triple the available output current. The paralleled converters operating at the same switching frequency but different phases keep the capacitor ripple RMS currents to a minimum. Three parallel MAX5037A converters deliver up to 180A of output current. To set the phase shift of the on-board PLL, leave PHASE unconnected for $90^{\circ}$ of phase shift (two paralleled converters), or connect PHASE to SGND for $60^{\circ}$ of phase shift (three converters in parallel). Designate one converter as master and the remaining converters as slaves. Connect the master and slave controllers in a daisy-chain configuration as shown in Figure 10. Connect CLKOUT from the master controller to CLKIN of the first slaved controller, and CLKOUT from the first slaved controller to CLKIN of the second slaved controller. Choose the appropriate phase shift for minimum ripple currents at the input and output capacitors. The master controller senses the output differential voltage through SENSE+ and SENSE- and generates the DIFF voltage. Disable the voltage sensing of the slaved controllers by leaving DIFF unconnected (floating). Figure 11 shows a detailed typical parallel application circuit using two MAX5037As. This circuit provides four phases at an input voltage of 12 V and an output voltage range of 1.1 V to 1.85 V at 104 A .


Figure 9. Power-Good Generator

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## Applications Information

Each MAX5037A circuit drives two $180^{\circ}$ out-of-phase channels. Parallel two or three MAX5037A circuits to achieve four- or six-phase operation, respectively. Figure 1 shows the typical application circuit for twophase operation. The design criteria for a two-phase converter includes frequency selection, inductor value, input/output capacitance, switching MOSFETs, sense resistors, and the compensation network. Follow the same procedure for the four- and six-phase converter design, except for the input and output capacitance. The input and output capacitance requirement varies depending on the operating duty cycle.

The examples discussed in this data sheet pertain to a typical VRM application with the following specifications:
$\mathrm{V}_{\mathrm{IN}}=+12 \mathrm{~V}$
$\mathrm{V}_{\text {OUT }}=+1.1 \mathrm{~V}$ to +1.85 V
lout(MAX) $=52 \mathrm{~A}$
VCOREMAX $=$ VID Programmed Output Voltage at No Load $\operatorname{AVP}\left(\Delta V_{\text {OUT }}\right)=120 \mathrm{mV}$
$\mathrm{fsw}=250 \mathrm{kHz}$
Peak-to-Peak Inductor Current ( $\Delta l_{\mathrm{L}}$ ) $=10 \mathrm{~A}$
Table 2 shows a list of recommended external components (Figure 1) and Table 3 provides component supplier information.

## Table 2. Component List

| DESIGNATION | QTY | DESCRIPTION |
| :---: | :---: | :--- |
| C1, C2 | 2 | $47 \mu F, 16 \mathrm{~V}$ X5R input-filter capacitors, TDK C5750X5R1C476M |
| C3-C11 | 9 | $22 \mu \mathrm{~F}, 16 \mathrm{~V}$ input-filter capacitors, TDK C4532X5R1C226M |
| C12, C13 | 2 | $0.47 \mu \mathrm{~F}, 16 \mathrm{~V}$ capacitors, TDK C1608X5R1A474K |
| C14, C15 | 2 | $100 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ output-filter capacitors, Murata GRM44-1X5R107K6.3 |
| C16-C25 | 10 | $270 \mu \mathrm{~F}, 2 \mathrm{~V}$ output-filter capacitors, Panasonic EEFUE0D271R |
| C26-C30, C37 | 6 | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ output-filter capacitors, TDK C2012X5R0J106M |
| C31 | 1 | $4700 \mathrm{pF}, 16 \mathrm{~V}$ X7R capacitor, Vishay-Siliconix VJ0603Y471JXJ |
| C32, C34, C36 | 3 | $470 \mathrm{pF}, 16 \mathrm{~V}$ capacitors, Murata GRM1885C1H471JAB01 |
| C33, C35, C43 | 3 | $0.01 \mu \mathrm{~F}, 50 \mathrm{~V}$ X7R capacitors, Murata GRM188R71H103KA01 |
| C38 | 1 | $4.7 \mu \mathrm{~F}, 16 \mathrm{~V}$ XR capacitor, Murata GRM40-034X5R475k6.3 |
| C39 | 1 | $1.0 \mu \mathrm{~F}, 10 \mathrm{~V}$ Y5V capacitor, Murata GRM188F51A105 |
| C40, C41, C42 | 3 | $0.1 \mu \mathrm{~F}, 16 \mathrm{~V}$ X7R capacitors, Murata GRM188R71C104KA01 |
| D1, D2 | 2 | Schottky diodes, ON-Semiconductor MBRS340T3 |
| D3, D4 | 2 | Schottky diodes, ON-Semiconductor MBR0520LT1 |
| L1, L2 | 2 | $0.6 \mu \mathrm{H}, 27 \mathrm{~A}$ inductors, Panasonic ETQP1H0R6BFX |
| Q1, Q3 | 2 | Upper power MOSFETs, Vishay-Siliconix Si7860DP |
| Q2, Q4 | 2 | Lower power MOSFETs, Vishay-Siliconix Si7886DP |
| R1, R2 | 4 | Current-sense resistors, use two 2.70m $\Omega$ resistors in parallel, Panasonic ERJM1WSF2M7U |
| R3, R13 | 1 | $2.2 \Omega \pm 1 \%$ resistor |
| R4 | 1 | $7.5 \mathrm{k} \Omega \pm 1 \%$ resistor |
| R5, R6 | 2 | $1 \mathrm{k} \Omega \pm 1 \%$ resistors |
| R7 | 1 | $4.99 \mathrm{k} \Omega \pm 1 \%$ resistor |
| R8, R9 | 2 | $37.4 \mathrm{k} \Omega \pm 1 \%$ resistors |
| R11 | 1 | $10 \mathrm{k} \Omega \pm \%$ resistor |
| R12 | 1 | $10 \Omega \pm 1 \%$ resistor |

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 



VLEOSXVW

Figure 10. Parallel Configuration of Multiple MAX5037As

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 



Figure 11. Four-Phase Parallel Application Circuit ( $V_{I N}=+12 \mathrm{~V}, \mathrm{~V}$ OUT $=+1.1 \mathrm{~V}$ to +1.85 V at 104A)

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

## Table 3. Component Suppliers

| SUPPLIER | PHONE | FAX | WEBSITE |
| :--- | :---: | :---: | :--- |
| Murata | $770-436-1300$ | $770-436-3030$ | www.murata.com |
| ON Semiconductor | $602-244-6600$ | $602-244-3345$ | www.on-semi.com |
| Panasonic | $714-373-7939$ | $714-373-7183$ | www.panasonic.com |
| TDK | $847-803-6100$ | $847-390-4405$ | www.tcs.tdk.com |
| Vishay-Siliconix | $1-800-551-6933$ | $619-474-8920$ | www.vishay.com |

## Number of Phases

Selecting the number of phases for a voltage regulator depends mainly on the ratio of input-to-output voltage (operating duty cycle). Optimum output-ripple cancellation depends on the right combination of operating duty cycle and the number of phases. Use the following equation as a starting point to choose the number of phases:

$$
\begin{equation*}
N_{P H} \approx K / D \tag{7}
\end{equation*}
$$

where $K=1,2$, or 3 and the duty cycle $\mathrm{D}=\mathrm{V}_{\text {out }} \mathrm{V}_{\mathrm{I}} \mathrm{N}$. Choose K to make $\mathrm{N}_{\mathrm{PH}}$ an integer number. For example, converting $\mathrm{V}_{\mathbb{I N}}=+12 \mathrm{~V}$ to $\mathrm{V}_{\text {OUT }}=+1.75 \mathrm{~V}$ yields better ripple cancellation in the six-phase converter than in the four-phase converter. Ensure that the output load justifies the greater number of components for multiphase conversion. Generally, limiting the maximum output current to 25A per phase yields the most costeffective solution. The maximum ripple cancellation occurs when $\mathrm{NPH}^{\prime}=\mathrm{K} / \mathrm{D}$.
Single-phase conversion requires greater size and power dissipation for external components such as the switching MOSFETs and the inductor. Multiphase conversion eliminates the heatsink by distributing the power dissipation in the external components. The multiple phases operating at given phase shifts effectively increase the switching frequency seen by the input/output capacitors, reducing the input/output capacitance requirement for the same ripple performance. The lower inductance value improves the large-signal response of the converter during a transient load at the output. Consider all these issues when determining the number of phases necessary for the voltage regulator application.

Adaptive Voltage-Positioning Design Procedure
The following steps outline the procedure for setting the adaptive voltage positioning:

1) Choose the voltage-error amplifier input (EAN) resistor RIN > 5k $\Omega$.
2) Determine a reasonable amount of excursion from the desired output voltage that the system can tolerate and use as an estimate for the voltage-positioning window, $\Delta V_{\text {OUT }}$ (see Figures 5 and 7 ).
3) Calculate $R_{F}$ from equations 22 and 23. Use equation 3 to verify that $\Delta V_{\text {OUt }}$ remains within tolerable limits.
4) Calculate the centering resistor, $\mathrm{R}_{\mathrm{CNTR}}$, from equation 5 . RCNTR sets the center of the adaptive voltage positioning such that at $1 / 2$ full-load current, the output voltage is the desired VID programmed output voltage (Figure 5). Do not use values less than $24 \mathrm{k} \Omega$ for Rcntr.
5) Choose the regulation resistor, R $_{\text {REG }}$, to have the same value as the feedback resistor, $\mathrm{R}_{\mathrm{F}}$ ( $\mathrm{R}_{\mathrm{REG}}=$ $R_{F}$ ). $R_{\text {REG }}$ maintains the adaptive voltage-positioning window at all VID output voltage settings. Do not use values less than $37 \mathrm{k} \Omega$ for Rreg.

## Inductor Selection

The switching frequency per phase, peak-to-peak ripple current in each phase, and allowable ripple at the output determine the inductance value.
Selecting higher switching frequencies reduces the inductance requirement, but at the cost of lower efficiency. The charge/discharge cycle of the gate and drain capacitances in the switching MOSFETs create switching losses. The situation worsens at higher input voltages, since switching losses are proportional to the square of input voltage. Use 500 kHz per phase for $\mathrm{V}_{\mathrm{I}}=+5 \mathrm{~V}$, 250 kHz or less per phase for $\mathrm{V}_{\mathrm{IN}} \geq+12 \mathrm{~V}$.

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

Although lower switching frequencies per phase increase the peak-to-peak inductor ripple current $\left(\Delta I_{L}\right)$, the ripple cancellation in the multiphase topology reduces the RMS ripple current of the input and output capacitor.
Use the following equation to determine the minimum inductance value:

$$
\begin{equation*}
L_{\mathrm{MIN}}=\frac{\left(V_{\text {INMAX }}-V_{\text {OUT }}\right) \times V_{\text {OUT }}}{V_{\text {IN }} \times f_{S W} \times \Delta I_{\mathrm{L}}} \tag{8}
\end{equation*}
$$

Choose $\Delta L_{L}$ equal to about $40 \%$ of the output current per phase. Since $\Delta I_{L}$ affects the output ripple voltage, the inductance value may need minor adjustment after choosing the output capacitors for full-rated efficiency.
Choose inductors from the standard high-current, sur-face-mount inductor series available from various manufacturers. Particular applications may require custom-made inductors. Use high-frequency core material for custom inductors. High $\Delta I_{L}$ causes large peak-topeak flux excursion increasing the core losses at higher frequencies. The high-frequency operation coupled with high $\Delta I_{L}$, reduces the required minimum inductance making possible even the use of planar inductors. The advantages of using planar magnetics include low-profile design, excellent current sharing between phases due to the tight control of parasitics, and low cost.
For example, calculate the minimum inductance at $\mathrm{V}_{\text {IN }}(\mathrm{MAX})=+13.2 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=+1.75 \mathrm{~V}, \Delta \mathrm{l}_{\mathrm{L}}=10 \mathrm{~A}$, and $\mathrm{f}_{\mathrm{SW}}=$ 250 kHz :

$$
\begin{equation*}
L_{\mathrm{MIN}}=\frac{(13.2-1.75) \times 1.75}{13.2 \times 250 \mathrm{k} \times 10}=0.6 \mu \mathrm{H} \tag{9}
\end{equation*}
$$

The MAX5037A average current-mode control feature limits the maximum peak-inductor current and prevents the inductor from saturating. Choose an inductor with a saturating current greater than the worst-case peak inductor current. Use the following equation to determine the worst-case inductor current for each phase:

$$
\mathrm{L}_{\mathrm{L} \_} \mathrm{PEAK}=\frac{0.051}{R_{\text {SENSE }}}+\frac{\Delta I_{\mathrm{L}}}{2}
$$

where RSENSE is the sense resistor in each phase. (10)

## Switching MOSFETs

When choosing a MOSFET for voltage regulators, consider the total gate charge, $\mathrm{R}_{\mathrm{DS}(\mathrm{ON}), \text {, power dissipation, }}$ and package thermal impedance. The product of the gate charge and on-resistance of the MOSFET is a figure of merit, with a lower number signifying better performance. Choose MOSFETs optimized for high-frequency switching applications.
The average current from the MAX5037A gate-drive output is proportional to the total capacitance it drives from DH1, DH2, DL1, and DL2. The power dissipated in the MAX5037A is proportional to the input voltage and the average drive current. See the $V_{I N}, V_{C C}$, and $V_{D D}$ section to determine the maximum total gate charge allowed from all the driver outputs combined.
The gate charge and drain capacitance (CV²) loss, the cross-conduction loss in the upper MOSFET due to finite rise/fall time, and the $I^{2}$ R loss due to RMS current in the MOSFET R $\operatorname{ds(ON)}$ account for the total losses in the MOSFET. Estimate the power loss (PD Mos_) in the high-side and low-side MOSFETs using the following equations:

$$
\begin{align*}
& \mathrm{PD}_{\mathrm{MOS}-\mathrm{HI}}=\left(\mathrm{Q}_{\mathrm{G}} \times \mathrm{V}_{\mathrm{DD}} \times \mathrm{f}_{\mathrm{SW}}\right)+  \tag{11}\\
& \left(\frac{\mathrm{V}_{\mathrm{IN}} \times \mathrm{IOUT} \times\left(\mathrm{t}_{\mathrm{R}}+\mathrm{t}_{\mathrm{F}}\right) \times \mathrm{f}_{\mathrm{SW}}}{4}\right)+1.4 \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{I}_{\mathrm{RMS}-\mathrm{HI}}
\end{align*}
$$

where $Q_{G}, R_{D S(O N)}, t_{R}$, and $t_{F}$ are the upper switching MOSFET's total gate charge, on-resistance at $+25^{\circ} \mathrm{C}$, rise time, and fall time, respectively:

$$
\begin{equation*}
I_{R M S-H I}=\sqrt{\left(I^{2} D C+l^{2} P K+l_{D C} \times l_{P K}\right) \times \frac{D}{3}} \tag{12}
\end{equation*}
$$

where $D=V_{\text {OUT }} / V_{I N}, I_{\text {DC }}=\left(I_{\text {OUt }}-\Delta I_{\mathrm{L}}\right) / 2$ and $I_{\text {PK }}=$ $\left(\right.$ lout $\left.^{+} \Delta \mathrm{l}_{\mathrm{L}}\right) / 2$.

$$
\begin{aligned}
& P_{M O S-L O}=\left(Q_{G} \times V_{D D} \times f_{S W}\right)+ \\
& \left(\frac{2 \times C_{O S S} \times V_{I N} \times f_{S W}}{3}\right)+1.4 R_{D S(O N)} \times\left.\right|^{2} R M S-L O
\end{aligned}
$$

$$
\begin{equation*}
I_{R M S}-L O=\sqrt{\left(I^{2} \mathrm{DC}+\mathrm{I}^{2} \mathrm{PK}+l_{\mathrm{DC}} \times l_{\mathrm{PK}}\right) \times \frac{(1-\mathrm{D})}{3}} \tag{14}
\end{equation*}
$$

where CoSs is the MOSFET drain-to-source capacitance.

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

For example, from the typical VRM specifications in the Applications Information section with $\mathrm{V}_{\text {Out }}=+1.75 \mathrm{~V}$, the high-side and low-side MOSFET RMS currents are 9.9A and 24.1A, respectively. Ensure that the thermal impedance of the MOSFET package keeps the junction temperature at least $+25^{\circ} \mathrm{C}$ below the absolute maximum rating. Use the following equation to calculate maximum junction temperature:

$$
\begin{equation*}
T_{J}=P D_{M O S} \times \theta_{J-A}+T_{A} \tag{15}
\end{equation*}
$$

## Input Capacitors

The discontinuous input-current waveform of the buck converter causes large ripple currents in the input capacitor. The switching frequency, peak inductor current, and the allowable peak-to-peak voltage ripple reflected back to the source dictate the capacitance requirement. Increasing the number of phases increases the effective switching frequency and lowers the peak-to-average current ratio, yielding a lower input capacitance requirement.
The input ripple comprises $\Delta \mathrm{V}_{\mathrm{Q}}$ (caused by the capacitor discharge) and $\Delta \mathrm{V}_{\text {ESR }}$ (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high ripplecurrent capability at the input. Assume the contributions from the ESR and capacitor discharge are equal to $30 \%$ and $70 \%$, respectively. Calculate the input capacitance and ESR required for a specified ripple using the following equations:

$$
\begin{align*}
E S R_{I N} & =\frac{\left(\Delta V_{E S R}\right)}{\left(\frac{\mathrm{IOUT}^{\prime}}{N}+\frac{\Delta \mathrm{L}}{2}\right)}  \tag{16}\\
\mathrm{C}_{\text {IN }} & =\frac{\frac{\mathrm{OUUT}}{\mathrm{~N}} \times \mathrm{D}(1-\mathrm{D})}{\Delta \mathrm{V}_{\mathrm{Q}} \times f_{\mathrm{SW}}} \tag{17}
\end{align*}
$$

where lout is the total output current of the multiphase converter and $N$ is the number of phases.
For example, at Vout $=1.75 \mathrm{~V}$, the ESR and input capacitance are calculated for the input peak-to-peak ripple of 100 mV or less yielding an ESR and capacitance value of $1 \mathrm{~m} \Omega$ and $200 \mu \mathrm{~F}$.

## Output Capacitors

The worst-case peak-to-peak and capacitor RMS ripple current, the allowable peak-to-peak output ripple voltage, and the maximum deviation of the output voltage during step loads determine the capacitance and the ESR requirements for the output capacitors.
In multiphase converter design, the ripple currents from the individual phases cancel each other and lower the ripple current. The degree of ripple cancellation depends on the operating duty cycle and the number of phases. Choose the right equation from Table 4 to calculate the peak-to-peak output ripple for a given duty cycle of two-, four-, and six-phase converters. The maximum ripple cancellation occurs when $N_{P H}=K / D$.
The allowable deviation of the output voltage during the fast-transient load dictates the output capacitance and ESR. The output capacitors supply the load step until the controller responds with a greater duty cycle. The response time (tresponse) depends on the closed-loop bandwidth of the converter. The resistive drop across the capacitor ESR and capacitor discharge causes a voltage drop during a step load. Use a combination of SP polymer and ceramic capacitors for better transient load and ripple/noise performance.

Table 4. Peak-to-Peak Output Ripple Current Calculations

| $\begin{gathered} \text { NO. OF } \\ \text { PHASES (N) } \end{gathered}$ | $\begin{gathered} \text { DUTY } \\ \text { CYCLE (D) (\%) } \end{gathered}$ | EQUATION FOR $\mathrm{AlP}^{\text {P-P }}$ |
| :---: | :---: | :---: |
| 2 | $<50$ | $\Delta I=\frac{V_{O}(1-2 D)}{L \times f_{S W}}$ |
| 2 | > 50 | $\Delta \mathrm{l}=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{O}}\right)(2 \mathrm{D}-1)}{L \times f_{S W}}$ |
| 4 | 0 to 25 | $\Delta I=\frac{V_{O}(1-4 D)}{L \times f_{S W}}$ |
| 4 | 25 to 50 | $\Delta I=\frac{V_{O}(1-2 D)(4 D-1)}{2 \times D \times L \times f_{S W}}$ |
| 4 | > 50 | $\Delta \mathrm{I}=\frac{\mathrm{V}_{\mathrm{O}}(2 \mathrm{D}-1)(3-4 \mathrm{D})}{\mathrm{D} \times \mathrm{L} \times \mathrm{f}_{\mathrm{SW}}}$ |
| 6 | $<17$ | $\Delta I=\frac{V_{O}(1-6 D)}{L \times f_{S W}}$ |

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

Keep the maximum output voltage deviation less than or equal to the adaptive voltage-positioning window ( $\Delta \mathrm{V}_{\text {OUT }}$ ). Assume $50 \%$ contribution each from the output capacitance discharge and the ESR drop. Use the following equations to calculate the required ESR and capacitance value:

$$
\begin{gather*}
\text { ESR }_{\text {OUT }}=\frac{\Delta V_{\text {ESR }}}{I_{\text {STEP }}}  \tag{18}\\
\mathrm{C}_{\text {OUT }}=\frac{I_{\text {STEP }} \times \mathrm{t}_{\text {RESPONSE }}}{\Delta V_{Q}} \tag{19}
\end{gather*}
$$

where Istep is the load step and tresponse is the response time of the controller. Controller response time depends on the control-loop bandwidth.

## Current Limit

The average current-mode control technique of the MAX5037A accurately limits the maximum output current per phase. The MAX5037A senses the voltage across the sense resistor and limits the peak inductor current (IL-PK) accordingly. The ON cycle terminates when the current-sense voltage reaches 45 mV (min). Use the following equation to calculate maximum cur-rent-sense resistor value:

$$
\begin{gather*}
\mathrm{R}_{\text {SENSE }}=\frac{0.045}{\frac{\mathrm{lUT}}{\mathrm{~N}}}  \tag{20}\\
\mathrm{PD}_{\mathrm{R}}=\frac{2.5 \times 10^{-3}}{\mathrm{R}_{\text {SENSE }}} \tag{21}
\end{gather*}
$$

where $P D_{R}$ is the power dissipation in sense resistors. Select 5\% lower value of RSENSE to compensate for any parasitics associated with the PC board. Also, select a noninductive resistor with the appropriate wattage rating.

## Reverse Current Limit

The MAX5037A limits the reverse current in the case that $V_{B U S}$ is higher than the preset output voltage setting.
Calculate the maximum reverse current based on VCLR, the reverse current-limit threshold, and the currentsense resistor:

$$
\mathrm{I}_{\text {REVERSE }}=\frac{2 \times \mathrm{V}_{\mathrm{CLR}}}{\mathrm{R}_{\mathrm{SENSE}}}
$$

## Compensation

The main control loop consists of an inner current loop and an outer voltage loop. The MAX5037A uses an average current-mode control scheme to regulate the output voltage (Figure 3). IPhase1 and IPhase2 are the inner average current loops. The VEA output provides the controlling voltage for these current sources. The inner current loop absorbs the inductor pole reducing the order of the outer voltage loop to that of a singlepole system.
A resistive feedback network around the VEA provides the best possible response, since there are no capacitors to charge and discharge during large-signal excursions. The required amount of adaptive voltage positioning ( $\Delta \mathrm{V}_{\text {OUT }}$ ) determines the VEA gain. Use the following equation to calculate the value for $R_{F}$ when using adaptive voltage positioning:

$$
\begin{gather*}
R_{F}=\frac{l_{O U T} \times R_{I N}}{N \times G_{C} \times \Delta V_{O U T}}  \tag{22}\\
G_{C}=\frac{0.05}{R_{S}} \tag{23}
\end{gather*}
$$

where $G_{c}$ is the current-source transconductance and $N$ is the number of phases.
When designing the current-control loop ensure that the inductor downslope (when it becomes an upslope at the CEA output) does not exceed the ramp slope. This is a necessary condition to avoid subharmonic oscillations similar to those in peak current-mode control with insufficient slope compensation. Use the following equation to calculate the resistor $\mathrm{R}_{\mathrm{CF}}$ :

$$
\begin{equation*}
R_{C F} \leq \frac{2 \times f_{S W} \times L \times 10^{2}}{V_{\text {OUT }} \times R_{\text {SENSE }}} \tag{24}
\end{equation*}
$$

For example, the maximum $R_{C F}$ is $12 k \Omega$ for $R_{\text {SENSE }}=$ $1.35 \mathrm{~m} \Omega$.

# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

Ccf provides a low-frequency pole while RCF provides a midband zero. Place a zero at $\mathrm{f}_{\mathrm{Z}}$ to obtain a phase bump at the crossover frequency. Place a high-frequency pole (fp) at least a decade away from the crossover frequency to reduce the influence of the switching noise and achieve maximum phase margin. Use the following equations to calculate $\mathrm{C}_{\text {CF }}$ and $\mathrm{C}_{\text {CFF: }}$ :

$$
\begin{align*}
& C_{C F}=\frac{1}{2 \times \pi \times f_{Z} \times R_{C F}}  \tag{25}\\
& C_{C F F}=\frac{1}{2 \times \pi \times f_{P} \times R_{C F}} \tag{26}
\end{align*}
$$

## PC Board Layout

Use the following guidelines to lay out the switching voltage regulator.

1) Place the $\mathrm{V}_{I N}, \mathrm{~V}_{C C}$, and $\mathrm{V}_{\mathrm{DD}}$ bypass capacitors close to the MAX5037A.
2) Minimize the area and length of the high-current loops from the input capacitor, upper switching MOSFET, inductor, and output capacitor back to the input capacitor negative terminal.
3) Keep short the current loop formed by the lower switching MOSFET, inductor, and output capacitor.
4) Place the Schottky diodes close to the lower MOSFETs and on the same side of the PC board.
5) Keep the SGND and PGND isolated and connect them at one single point close to the negative terminal of the input filter capacitor.
6) Run the current-sense lines CS+ and CS- very close to each other to minimize the loop area. Similarly, run the remote voltage sense lines SENSE+ and SENSE- close to each other. Do not cross these critical signal lines through power circuitry. Sense the current right at the pads of the current-sense resistors.
7) Avoid long traces between the $V_{D D}$ bypass capacitors, driver output of the MAX5037A, MOSFET gates, and PGND. Minimize the loop formed by the $V_{D D}$ bypass capacitors, bootstrap diode, bootstrap capacitor, MAX5037A, and upper MOSFET gate.

Pin Configuration

*CONNECT THE QFN EXPOSED PAD TO SGND GROUND PLANE.
8) Place the bank of output capacitors close to the load.
9) Distribute the power components evenly across the board for proper heat dissipation.
10) Provide enough copper area at and around the switching MOSFETs, inductor, and sense resistors to aid in thermal dissipation.
11) Use $40 z$ copper to keep the trace inductance and resistance to a minimum. Thin copper PC boards can compromise efficiency since high currents are involved in the application. Also, thicker copper conducts heat more effectively, thereby reducing thermal impedance.

Chip Information
TRANSISTOR COUNT: 5431
PROCESS: BiCMOS

## VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller


#### Abstract

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


Package Information


# VRM 9.0/VRM 9.1, Dual-Phase, Parallelable, Average-Current-Mode Controller 

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

